

# A 22 V, 13.1 m $\Omega$ , 6 A, 85°C-Rated, Integrated Power Switch with VIN Lockout Select and MOSFET Current Monitor Output

#### **General Description**

The SLG59H1012V is a high-performance, self-powered 13.1 m $\Omega$  NMOS power switch designed for all 4.5 to 22 V power rails up to 6 A. Using a proprietary MOSFET design, the SLG59H1012V achieves a stable 13.1 m $\Omega$  RDSON across a wide input/supply voltage range. Using Silego's proprietary CuFET<sup>TM</sup> technology, the SLG59H1012V package also exhibits a low thermal resistance for high-current operation.

Designed to operate over a -40 $^{\circ}$ C to 85 $^{\circ}$ C range, the SLG59H1012V is available in a low thermal resistance, RoHS-compliant, 1.6 x 3.0 mm STQFN package.

#### **Features**

- · Wide Operating Supply Voltage: 4.5 V to 22 V
- · Maximum Continuous Switch Current: 6 A
- · Automatic nFET SOA Protection
- High-performance MOSFET Switch Low RDSON: 13.1 m $\Omega$  at V<sub>IN</sub> = 22 V Low  $\Delta$ RDSON/ $\Delta$ VIN: <0.05 m $\Omega$ /V Low  $\Delta$ RDSON/ $\Delta$ T: <0.06 m $\Omega$ /°C
- · 4-Level, Pin-programmable VIN Overvoltage Lockout
- · Capacitor-programmable Inrush Current Control
- Two stage Current Limit Protection:
   Resistor-programmable Active Current Limit
   Internal Short-circuit Current limit
- Open Drain FAULT Signaling
- MOSFET Current Analog Output Monitor: 10 μA/A
- Fast 4 kΩ Output Discharge
- · Pb-Free / Halogen-Free / RoHS Compliant Packaging

#### **Pin Configuration**



18-pin STQFN 1.6 x 3.0 mm, 0.40mm pitch (Top View)

#### **Applications**

- · Power-Rail Switching
- · Multifunction Printers
- · Large-format Copiers
- · Telecommunications Equipment
- High-performance Computing
   The Computing April 1997 The Computing April 19

5V, 9V, 12V, and 20V Point-of-Load Power Distribution

Motor Drives

## Block Diagram and a 20V / 3 A Typical Application Circuit





## **Pin Description**

| Pin# | Pin Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ON       | Input  | A low-to-high transition on this pin initiates the operation of the SLG59H1012V's state machine. ON is an asserted HIGH, level-sensitive CMOS input with $V_{IL} < 0.3$ V and $V_{IH} > 0.9$ V. As the ON pin input circuit does not have an internal pull-down resistor, connect this pin to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller – do not allow this pin to be open-circuited.                                                                                                                         |
| 2    | SEL0     | Input  | As level-sensitive, CMOS inputs with V $_{IL}$ < 0.3 V and V $_{IH}$ > 1.65 V, the SEL0 (LSB) and the SEL1 (MSB) pins select one of four V $_{IN}$ overvoltage lockout thresholds. Please see the Applications Section for additional information and the Electrical Characteristics table for the V $_{IN}$ overvoltage thresholds. A logic LOW on either pin is achieved by connecting the pin of interest to GND; a logic HIGH on either pin is achieved by connecting a 10 k $_{IN}$ 0 external resistor from the pin in question to the system's local logic supply. |
| 3    | GND      | GND    | Pin 3 is the main ground connection for the SLG59H1012V's internal charge pump, its gate drive and current-limit circuits as well as its internal state machine. Therefore, use a short, stout connection from Pin 3 to the system's analog or power plane.                                                                                                                                                                                                                                                                                                               |
| 4-8  | VIN      | MOSFET | VIN supplies the power for the operation of the SLG59H1012V, its internal control circuitry, and the drain terminal of the nFET power switch. With 5 pins fused together at VIN, connect a 47 $\mu\text{F}$ (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VIN should be rated at 50 V or higher.                                                                                                                                                                                                                                              |
| 9-13 | VOUT     | MOSFET | Source terminal of n-channel MOSFET (5 pins fused for VOUT). Connect a 22 $\mu$ F (or larger) low-ESR capacitor from this pin to ground. Capacitors used at VOUT should be rated at 50 V or higher.                                                                                                                                                                                                                                                                                                                                                                       |
| 14   | SEL1     | Input  | Please see SEL0 Pin Description above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15   | FAULT    | Output | An open drain output, FAULT is asserted within TFAULT <sub>LOW</sub> when a V <sub>IN</sub> overvoltage, a current-limit, a nFET SOA, or an over-temperature condition is detected. FAULT is deasserted within TFAULT <sub>HIGH</sub> when the fault condition is removed. Connect an 100 k $\Omega$ external resistor from the FAULT pin to local system logic supply.                                                                                                                                                                                                   |
| 16   | CAP      | Output | A low-ESR, stable dielectric, ceramic surface-mount capacitor connected from CAP pin to GND sets the V <sub>OUT</sub> slew rate and overall turn-on time of the SLG59H1012V. For best performance, the range for C <sub>SLEW</sub> values are 10 nF $\leq$ C <sub>SLEW</sub> $\leq$ 20 nF $-$ please see typical characteristics for additional information. Capacitors used at the CAP pin should be rated at 10 V or higher. Please consult Applications Section on how to select C <sub>SLEW</sub> based on V <sub>OUT</sub> slew rate and loading conditions.         |
| 17   | IOUT     | Output | IOUT is the SLG59H1012V's power MOSFET load current monitor output. As an analog output current, this signal when applied to a ground-reference resistor generates a voltage proportional to the current through the n-channel MOSFET. The $I_{OUT}$ transfer characteristic is typically 10 $\mu$ A/A with a voltage compliance range of 0.5 V $\leq$ V $_{IOUT}$ $\leq$ 4V. Optimal IOUT linearity is exhibited for 0.5 A $\leq$ $I_{DS}$ $\leq$ 6 A. In addition, it is recommended to bypass the IOUT pin to GND with a 0.18 nF capacitor.                            |
| 18   | RSET     | Input  | A 1%-tolerance, metal-film resistor between 23.5 k $\Omega$ and 95 k $\Omega$ sets the SLG59H1012V's active current limit. A 95 k $\Omega$ resistor sets the SLG59H1012V's active current limit to 1 A and a 13.3 k $\Omega$ resistor sets the active current limit to 7 A.                                                                                                                                                                                                                                                                                               |

## **Ordering Information**

| Part Number   | Туре                         | Production Flow             |
|---------------|------------------------------|-----------------------------|
| SLG59H1012V   | STQFN 18L FC                 | Industrial, -40 °C to 85 °C |
| SLG59H1012VTR | STQFN 18L FC (Tape and Reel) | Industrial, -40 °C to 85 °C |

000-0059H1012-100 Page 2 of 23



#### **Absolute Maximum Ratings**

| Parameter                                                      | Description                                                  | Conditions                                                                                                              | Min. | Тур. | Max.            | Unit |
|----------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
|                                                                |                                                              | Continuous                                                                                                              | -0.3 |      | 30              | V    |
| V <sub>IN</sub> to GND                                         | Power Switch Input Voltage to GND                            | Maximum pulsed V <sub>IN</sub> , pulse width <0.1s                                                                      |      |      | 32              | V    |
| V <sub>OUT</sub> to GND                                        | Power Switch Output Voltage to GND                           |                                                                                                                         | -0.3 |      | V <sub>IN</sub> | V    |
| ON, SEL[1,0], CAP,<br>R <u>SET, I</u> OUT, and<br>FAULT to GND | ON, SEL[1,0], CAP, RSET, IOUT, and FAULT Pin Voltages to GND |                                                                                                                         | -0.3 |      | 7               | V    |
| T <sub>S</sub>                                                 | Storage Temperature                                          |                                                                                                                         | -65  |      | 150             | °C   |
| ESD <sub>HBM</sub>                                             | ESD Protection                                               | Human Body Model                                                                                                        | 2000 |      |                 | V    |
| ESD <sub>CDM</sub>                                             | ESD Protection                                               | Charged Device Model                                                                                                    | 500  |      |                 | V    |
| MSL                                                            | Moisture Sensitivity Level                                   |                                                                                                                         |      | 1    |                 |      |
| $\theta_{JA}$                                                  | Thermal Resistance                                           | 1.6 x 3.0 mm 18L STQFN; Determined with the device mounted onto a 1 in <sup>2</sup> , 1 oz. copper pad of FR-4 material |      | 40   |                 | °C/W |
| MOSFET IDS <sub>CONT</sub>                                     | Continuous Current from V <sub>IN</sub> to V <sub>OUT</sub>  | T <sub>J</sub> < 150°C                                                                                                  |      |      | 6               | Α    |
| MOSFET IDS <sub>PEAK</sub>                                     | Peak Current from V <sub>IN</sub> to V <sub>OUT</sub>        | Maximum pulsed switch current, pulse width < 1 ms                                                                       |      |      | 7               | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $4.5~\text{V} \leq \text{V}_{\text{IN}} \leq 22~\text{V};~C_{\text{IN}} = 47~\mu\text{F},~T_{\text{A}} = -40^{\circ}\text{C}~\text{to}~85^{\circ}\text{C},~\text{unless otherwise noted}.~\text{Typical values are at}~T_{\text{A}} = 25^{\circ}\text{C}$ 

| Parameter             | Description                                       | Conditions                                                | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| V <sub>IN</sub>       | Operating Input Voltage                           |                                                           | 4.5  |      | 22   | V    |
|                       |                                                   | V <sub>IN</sub> ↑; SEL[1,0] = [0,0]                       | 5.6  | 6    | 6.3  | V    |
|                       | V Overveltene Leebout Threehold                   | V <sub>IN</sub> ↑; SEL[1,0] = [0,1]                       | 10.2 | 10.8 | 11.4 | V    |
| $V_{IN(OVLO)}$        | V <sub>IN</sub> Overvoltage Lockout Threshold     | V <sub>IN</sub> ↑; SEL[1,0] = [1,0]                       | 13.6 | 14.4 | 15.2 | V    |
|                       |                                                   | V <sub>IN</sub> ↑; SEL[1,0] = [1,1]                       | 22.7 | 24   | 25.2 | V    |
| V <sub>IN(UVLO)</sub> | V <sub>IN</sub> Undervoltage Lockout<br>Threshold | V <sub>IN</sub> ↓                                         | 1.9  |      | 3.8  | V    |
| IQ                    | Quiescent Supply Current                          | ON = HIGH;<br>I <sub>DS</sub> = 0 A                       |      | 0.5  | 0.6  | mA   |
| I <sub>SHDN</sub>     | OFF Mode Supply Current                           | ON = LOW;<br>I <sub>DS</sub> = 0 A                        |      | 1    | 3    | μA   |
| DDG                   | Static Drain to Source ON Resistance              | T <sub>A</sub> = 25°C;<br>I <sub>DS</sub> = 0.1 A         |      | 13.1 | 14   | mΩ   |
| RDS <sub>ON</sub>     | Static Diam to Source On Resistance               | T <sub>A</sub> = 85°C;<br>I <sub>DS</sub> = 0.1 A         |      | 16.8 | 18   | mΩ   |
|                       | Active Current Limit, I <sub>ACL</sub>            | $V_{OUT} > 0.5 \text{ V; R}_{SET} = 30.1 \text{ k}\Omega$ | 2.8  | 3.2  | 3.6  | Α    |
| I <sub>LIMIT</sub>    | Short-circuit Current Limit, I <sub>SCL</sub>     | V <sub>OUT</sub> < 0.5 V                                  |      | 0.5  |      | Α    |
| T <sub>ACL</sub>      | Active Current Limit Response Time                |                                                           |      | 120  |      | μs   |
| R <sub>DSCHRG</sub>   | Output Discharge Resistance                       |                                                           | 3.5  | 4.4  | 5.3  | kΩ   |

000-0059H1012-100 Page 3 of 23



#### **Electrical Characteristics** (continued)

 $4.5 \text{ V} \le V_{\text{IN}} \le 22 \text{ V}$ ;  $C_{\text{IN}} = 47 \text{ }\mu\text{F}$ ,  $T_{\text{A}} = -40 ^{\circ}\text{C}$  to  $85 ^{\circ}\text{C}$ , unless otherwise noted. Typical values are at  $T_{\text{A}} = 25 ^{\circ}\text{C}$ 

| Parameter                | Description                                                     | Conditions                                                                                                                                                                 | Min.                                           | Тур.       | Max.              | Unit |
|--------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------|-------------------|------|
| ı                        | MOSFET Current Analog Monitor Out-                              | I <sub>LOAD</sub> = 1 A                                                                                                                                                    | 9.3                                            | 10         | 10.7              | μA   |
| I <sub>OUT</sub>         | put                                                             | I <sub>LOAD</sub> = 3 A                                                                                                                                                    | 28.5                                           | 30         | 31.5              | μΑ   |
| T <sub>IOUT</sub>        | I <sub>OUT</sub> Response Time to Change in Main MOSFET Current | C <sub>IOUT</sub> = 180 pF;<br>Step load 0 to 2.4 A; 0% to 90% I <sub>OUT</sub>                                                                                            |                                                | 45         |                   | μs   |
| C <sub>LOAD</sub>        | Output Load Capacitance                                         | $C_{LOAD}$ connected from $V_{OUT}$ to GND                                                                                                                                 |                                                | 22         |                   | μF   |
| Ta a .                   | ON Delay Time                                                   | 50% ON to 10% $V_{OUT}$ ↑;<br>$V_{IN}$ = 4.5 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 $\Omega$ , $C_{LOAD}$ = 10 $\mu$ F                                                 |                                                | 0.4        | 0.5               | ms   |
| T <sub>ON_Delay</sub>    | ON Belay Time                                                   | 50% ON to 10% $V_{OUT}$ ↑;<br>$V_{IN}$ = 22 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 $\mu$ F                                                          |                                                | 0.8        | 1.2               | ms   |
|                          |                                                                 | 50% ON to 90% V <sub>OUT</sub> ↑                                                                                                                                           | Set by                                         | External ( | SLEW <sup>1</sup> | ms   |
| T <sub>Total_ON</sub>    | Total Turn-on Time                                              | 50% ON to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 4.5 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                              |                                                | 1.4        | 2.1               | ms   |
|                          |                                                                 | 50% ON to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 22 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                               |                                                | 5          | 8                 | ms   |
|                          |                                                                 | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub> ↑                                                                                                                             | Set by External C <sub>SLEW</sub> <sup>1</sup> |            | SLEW <sup>1</sup> | V/ms |
| V <sub>OUT(SR)</sub>     | VOUT Slew rate                                                  | 10% $V_{OUT}$ to 90% $V_{OUT}$ ↑;<br>$V_{IN}$ = 4.5 to 22 V; $C_{SLEW}$ = 10 nF;<br>$R_{LOAD}$ = 100 Ω, $C_{LOAD}$ = 10 μF                                                 | 2.4                                            | 3.2        | 4.0               | V/ms |
| T <sub>OFF_Delay</sub>   | OFF Delay Time                                                  | 50% ON to $V_{OUT} \downarrow$ ;<br>$R_{LOAD}$ = 100 $\Omega$ , No $C_{LOAD}$                                                                                              |                                                | 18         |                   | μs   |
| T <sub>Fall</sub>        | VOUT Fall Time                                                  | ON = HIGH-to-LOW;<br>$R_{LOAD}$ = 100 $\Omega$ , No $C_{LOAD}$                                                                                                             | 8                                              | 13         | 20                | μs   |
| TFAULT <sub>LOW</sub>    | FAULT Assertion Time                                            | Abnormal Step Load Current event to Fault $\downarrow$ ; I <sub>ACL</sub> = 1 A; V <sub>IN</sub> = 22 V; R <sub>SET</sub> = 90 k $\Omega$ ; switch in 20 $\Omega$ load;    |                                                | 80         |                   | μs   |
| TFAULT <sub>HIGH</sub>   | FAULT De-assertion Time                                         | Delay to FAULT $\uparrow$ after fault condition is removed; I <sub>ACL</sub> = 1 A; V <sub>IN</sub> = 22 V; R <sub>SET</sub> = 90 k $\Omega$ ; switch out 20 $\Omega$ load |                                                | 180        |                   | μs   |
| FAULT                    | FAULT Output Low Voltage                                        | I <sub>FAULT</sub> = 1 mA                                                                                                                                                  |                                                | 0.2        |                   | V    |
| ON_VIH                   | ON Pin Input High Voltage                                       |                                                                                                                                                                            | 0.9                                            |            | 5                 | V    |
| ON_VIL                   | ON Pin Input Low Voltage                                        |                                                                                                                                                                            | -0.3                                           | 0          | 0.3               | V    |
| SEL[1,0]_VIH             | SEL[1,0] pins Input High Voltage                                |                                                                                                                                                                            | 1.65                                           |            | 4.5               | V    |
| SEL[1,0]_VIL             | SEL[1,0] pins Input Low Voltage                                 |                                                                                                                                                                            | -0.3                                           |            | 0.3               | V    |
| I <sub>ON(Leakage)</sub> | ON Pin Leakage Current                                          | 1V ≤ ON ≤ 5V or ON = GND                                                                                                                                                   |                                                |            | 1                 | μΑ   |
| THERMON                  | Thermal Protection Shutdown Threshold                           |                                                                                                                                                                            |                                                | 150        |                   | °C   |
| THERMOFF                 | Thermal Protection Restart Threshold                            |                                                                                                                                                                            |                                                | 125        |                   | °C   |

#### Notes:

000-0059H1012-100 Page 4 of 23

<sup>1.</sup> Refer to typical Timing Parameter vs.  $C_{\text{SLEW}}$  performance charts for additional information when available.



# $\rm T_{Total\_ON}, \, \rm T_{ON\_Delay}$ and Slew Rate Measurement Timing Details



000-0059H1012-100 Page 5 of 23



### **Typical Performance Characteristics**





## $I_{ACL}$ vs. Temperature, $R_{SET}$ and $V_{IN}$



000-0059H1012-100 Page 6 of 23







 $\mathbf{I}_{\text{OUT}}$  vs. Temperature, MOSFET IDS, and  $\mathbf{V}_{\text{IN}}$ 



000-0059H1012-100 Page 7 of 23





## $\rm V_{OUT}$ Slew Rate vs. Temperature, $\rm V_{IN},$ and $\rm C_{SLEW}$



 $\rm T_{Total\_ON}$  vs.  $\rm C_{SLEW}, \rm V_{IN},$  and Temperature



000-0059H1012-100 Page 8 of 23



## Typical Turn-on Waveforms - $V_{IN}$ = 4.5 V



Figure 1. Typical Turn ON operation waveform for V<sub>IN</sub> = 4.5 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 2. Typical Turn ON operation waveform for  $V_{IN}$  = 4.5 V,  $C_{SLEW}$  = 18 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 

000-0059H1012-100 Page 9 of 23



## Typical Turn-on Waveforms - V<sub>IN</sub> = 22 V



Figure 3. Typical Turn ON operation waveform for V<sub>IN</sub> = 22 V,  $C_{SLEW}$  = 10 nF,  $C_{LOAD}$  = 10  $\mu$ F,  $R_{LOAD}$  = 100  $\Omega$ 



Figure 4. Typical Turn ON operation waveform for V<sub>IN</sub> = 22 V, C<sub>SLEW</sub> = 18 nF, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 100  $\Omega$ 

000-0059H1012-100 Page 10 of 23



## Typical Turn-off Waveforms - $V_{IN}$ = 4.5 V



Figure 5. Typical Turn OFF operation waveform for V<sub>IN</sub> = 4.5 V, C<sub>SLEW</sub> = 10 nF, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 100  $\Omega$ 



Figure 6. Typical Turn OFF operation waveform for V  $_{IN}$  = 4.5 V, C  $_{SLEW}$  = 10 nF, C  $_{LOAD}$  = 10  $\mu$ F, R  $_{LOAD}$  = 100  $\Omega$ 

000-0059H1012-100 Page 11 of 23



## Typical Turn-off Waveforms - $V_{IN}$ = 22V



Figure 7. Typical Turn OFF operation waveform for V $_{\rm IN}$  = 22 V, C $_{\rm SLEW}$  = 10 nF, no C $_{\rm LOAD}$ , R $_{\rm LOAD}$  = 100  $\Omega$ 



Figure 8. Typical Turn OFF operation waveform for V $_{IN}$  = 22 V, C $_{SLEW}$  = 10 nF, C $_{LOAD}$  = 10  $\mu$ F, R $_{LOAD}$  = 100  $\Omega$ 

000-0059H1012-100 Page 12 of 23





#### **Timing Diagram - Basic Operation including Active Current Limit Protection**



000-0059H1012-100 Page 13 of 23





## **Timing Diagram - Active Current Limit & Thermal Protection Operation**



000-0059H1012-100 Page 14 of 23





### Timing Diagram - Basic Operation including Active Current + Internal FET SOA Protection



000-0059H1012-100 Page 15 of 23



#### **Applications Information**

#### **HFET1 Safe Operating Area Explained**

Silego's HFET1 integrated power controllers incorporate a number of internal protection features that prevents them from damaging themselves or any other circuit or subcircuit downstream of them. One particular protection feature is their Safe Operation Area (SOA) protection. SOA protection is automatically activated under overpower and, in some cases, under overcurrent conditions. Overpower SOA is activated if package power dissipation exceeds an internal 5W threshold longer than 2.5 ms. HFET1 devices will quickly switch off (open circuit) upon overpower detection and automatically resume (close) nominal operation once overpower condition no longer exists.

One possible way to have an overpower condition trigger SOA protection is when HFET1 products are enabled into heavy output resistive loads and/or into large load capacitors. It is under these conditions to follow carefully the "Safe Start-up Loading" guidance in the Applications section of the datasheet. During an overcurrent condition, HFET1 devices will try to limit the output current to the level set by the external  $R_{\text{SET}}$  resistor. Limiting the output current, however, causes an increased voltage drop across the FET's channel because the FET's RDS<sub>ON</sub> increased as well. Since the FET's RDS<sub>ON</sub> is larger, package power dissipation also increases. If the resultant increase in package power dissipation is higher/equal than 5 W for longer than 2.5 ms, internal SOA protection will be triggered and the FET will open circuit (switch off). Every time SOA protection is triggered, all HFET1 devices will automatically attempt to resume nominal operation after 160 ms.

#### Safe Start-up Condition

SLG59H1012V has built-in protection to prevent over-heating during start-up into a heavy load. Overloading the VOUT pin with a capacitor and a resistor may result in non-monotonic  $V_{OUT}$  ramping. In general, under light loading on VOUT,  $V_{OUT}$  ramping can be controlled with  $C_{SLEW}$  value. The following equation serves as a guide:

$$C_{SLEW} = \frac{T_{RAMP}}{V_{IN}} \times 4.9 \,\mu\text{A} \times \frac{20}{3}$$

where

 $T_{RAMP}$  = Total ramping time for  $V_{OUT}$  to reach  $V_{IN}$ 

V<sub>IN</sub> = Input Voltage

 $C_{SIFW}$  = Capacitor value for CAP pin

When capacitor and resistor loading on VOUT during start up, the following tables will ensure V<sub>OUT</sub> ramping is monotonic without triggering internal protection:

|                  | Safe Start-up Loading for V <sub>IN</sub> = 22 V (Monotonic Ramp) |                               |    |  |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------|-------------------------------|----|--|--|--|--|--|--|--|
| Slew Rate (V/ms) | C <sub>LOAD</sub> (μF)                                            | $R_{LOAD}\left(\Omega\right)$ |    |  |  |  |  |  |  |  |
| 0.5              | 66.7                                                              | 500                           | 80 |  |  |  |  |  |  |  |
| 1.0              | 33.3                                                              | 250                           | 80 |  |  |  |  |  |  |  |
| 1.5              | 22.2                                                              | 160                           | 80 |  |  |  |  |  |  |  |
| 2.0              | 16.7                                                              | 120                           | 80 |  |  |  |  |  |  |  |
| 2.5              | 13.3                                                              | 100                           | 80 |  |  |  |  |  |  |  |

000-0059H1012-100 Page 16 of 23



|                                                                                                     | Safe Start-up Loading for V <sub>IN</sub> = 12 V (Monotonic Ramp) |     |    |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----|--|--|--|--|--|--|--|
| Slew Rate (V/ms) $C_{SLEW}$ Control (nF) <sup>3</sup> $C_{LOAD}$ ( $\mu$ F) $R_{LOAD}$ ( $\Omega$ ) |                                                                   |     |    |  |  |  |  |  |  |  |
| 1                                                                                                   | 33.3                                                              | 500 | 20 |  |  |  |  |  |  |  |
| 2                                                                                                   | 16.7                                                              | 250 | 20 |  |  |  |  |  |  |  |
| 3                                                                                                   | 11.1                                                              | 160 | 20 |  |  |  |  |  |  |  |
| 4                                                                                                   | 8.3                                                               | 120 | 20 |  |  |  |  |  |  |  |
| 5                                                                                                   | 6.7                                                               | 100 | 20 |  |  |  |  |  |  |  |

Note 3: Select the closest-value tolerance capacitor.

#### Setting the SLG59H1012V's Active Current Limit

| R <sub>SET</sub> (kΩ) | Active Current Limit (A) |
|-----------------------|--------------------------|
| 95                    | 1                        |
| 45                    | 2                        |
| 30                    | 3                        |
| 23.5                  | 4                        |
| 13.3                  | 7                        |

#### Setting the SLG59H1012V's Input Overvoltage Lockout Threshold

As shown in the table below, SEL[1,0] selects the  $V_{IN}$  overvoltage threshold at which the SLG59H1012V's internal state machine will turn OFF (open circuit) the power MOSFET if  $V_{IN}$  exceeds the selected threshold.

| SEL1 | SEL0 | V <sub>IN(OVLO)</sub> (Typ) |
|------|------|-----------------------------|
| 0    | 0    | 6 V                         |
| 0    | 1    | 10.8 V                      |
| 1    | 0    | 14.4 V                      |
| 1    | 1    | 24 V                        |

For example, SEL[1,1] would be the most appropriate setting for applications where the steady-state  $V_{IN}$  can extend up to 20 V without causing any damage to the SLG59H1012V since the IC is 29-V tolerant.

With an activated SLG59H1012V (ON=HIGH) and at any time  $V_{IN}$  crosses the programmed  $V_{IN}$  overvoltage threshold, the state machine opens the power switch and asserts the FAULT pin within TFAULT<sub>LOW</sub>.

In applications with a deactivated or inactive SLG59H1012V ( $V_{IN} > V_{IN(UVLO)}$  and ON=LOW) and if the applied  $V_{IN}$  is higher than the programmed  $V_{IN(OVLO)}$  threshold, the SLG59H1012V's state machine will keep the power switch open circuited if the ON pin is toggled LOW-to-HIGH. In these cases, the FAULT pin will also be asserted within TFAULT<sub>LOW</sub> and will remain asserted until  $V_{IN}$  resumes nominal, steady-state operation.

In all cases, the SLG59H1012V's V<sub>IN</sub> undervoltage lockout threshold is fixed at V<sub>IN(UVLO)</sub>.

000-0059H1012-100 Page 17 of 23



#### **Power Dissipation**

The junction temperature of the SLG59H1012V depends on different factors such as board layout, ambient temperature, and other environmental factors. The primary contributor to the increase in the junction temperature of the SLG59H1012V is the power dissipation of its power MOSFET. Its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

$$PD = RDS_{ON} \times I_{DS}^{2}$$

where:

PD = Power dissipation, in Watts (W) RDS<sub>ON</sub> = Power MOSFET ON resistance, in Ohms ( $\Omega$ ) I<sub>DS</sub> = Output current, in Amps (A) and

$$T_J = PD \times \theta_{JA} + T_A$$

where:

 $T_J$  = Junction temperature, in Celsius degrees (°C)  $\theta_{JA}$  = Package thermal resistance, in Celsius degrees per Watt (°C/W)  $T_A$  = Ambient temperature, in Celsius degrees (°C)

In current-limit mode, the SLG59H1012V's power dissipation can be calculated by taking into account the voltage drop across the power switch ( $V_{IN}$  -  $V_{OUT}$ ) and the magnitude of the output current in current-limit mode ( $I_{ACL}$ ):

$$PD = (V_{IN}-V_{OUT}) \times I_{ACL} \text{ or}$$

$$PD = (V_{IN} - (R_{LOAD} \times I_{ACL})) \times I_{ACL}$$

where:

PD = Power dissipation, in Watts (W)  $V_{IN}$  = Input Voltage, in Volts (V)  $R_{LOAD}$  = Load Resistance, in Ohms ( $\Omega$ )  $I_{ACL}$  = Output limited current, in Amps (A)  $V_{OUT}$  =  $R_{LOAD}$  x  $I_{ACL}$ 

000-0059H1012-100 Page 18 of 23





#### **Package Top Marking System Definition**



1012V - Part ID Field WW - Date Code Field<sup>1</sup> NNN - Lot Traceability Code Field<sup>1</sup> A - Assembly Site Code Field<sup>2</sup> RR - Part Revision Code Field<sup>2</sup>

Note 1: Each character in code field can be alphanumeric A-Z and 0-9

Note 2: Character in code field can be alphabetic A-Z

000-0059H1012-100 Page 19 of 23





#### **Package Drawing and Dimensions**

# 18 Lead TQFN Package 1.6 x 3 mm (Fused Lead) JEDEC MO-220, Variation WCEE



## Unit: mm

| Symbol | Min   | Nom.     | Max  | Symbol | Min  | Nom. | Max  |
|--------|-------|----------|------|--------|------|------|------|
| Α      | 0.50  | 0.55     | 0.60 | D      | 2.95 | 3.00 | 3.05 |
| A1     | 0.005 | -        | 0.05 | E      | 1.55 | 1.60 | 1.65 |
| A2     | 0.10  | 0.15     | 0.20 | L      | 0.25 | 0.30 | 0.35 |
| b      | 0.13  | 0.18     | 0.23 | L1     | 0.64 | 0.69 | 0.74 |
| е      | (     | 0.40 BSC | ,    | L2     | 0.15 | 0.20 | 0.25 |
| L3     | 2.34  | 2.39     | 2.44 | L4     | 0.13 | 0.18 | 0.23 |

000-0059H1012-100 Page 20 of 23





## SLG59H1012V 18-pin STQFN PCB Landing Pattern



Note: All dimensions shown in micrometers (µm)

000-0059H1012-100 Page 21 of 23



#### **Tape and Reel Specifications**

| Package # of                  |              | Nominal              | Max Units |         | Reel &           | Leader (min) |                | Trailer (min) |                | Tape          | Part          |
|-------------------------------|--------------|----------------------|-----------|---------|------------------|--------------|----------------|---------------|----------------|---------------|---------------|
| Package<br>Type               | # OI<br>Pins | Package Size<br>[mm] | per Reel  | per Box | Hub Size<br>[mm] | Pockets      | Length<br>[mm] | Pockets       | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| STQFN<br>18L 0.4P<br>FC Green | 18           | 1.6 x 3 x 0.55       | 3,000     | 3,000   | 178 / 60         | 100          | 400            | 100           | 400            | 8             | 4             |

#### **Carrier Tape Drawing and Dimensions**

| Package<br>Type               | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|-------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                               | Α0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| STQFN 18L<br>0.4P FC<br>Green | 1.78                | 3.18               | 0.76            | 4                   | 4               | 1.5                    | 1.75                          | 3.5                               | 8          |



## **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.64 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

000-0059H1012-100 Page 22 of 23



## **Revision History**

| Date      | Version | Change             |
|-----------|---------|--------------------|
| 2/24/2017 | 1.00    | Production Release |

000-0059H1012-100 Page 23 of 23