

## ESDA17P100-1U2M

## High power transient voltage suppressor

Datasheet - production data



### **Features**

- Low clamping voltage
- Peak pulse power: 4800 W (8/20 μs)
- Stand-off voltage 15 V
- Unidirectional diode
- Low leakage current: 0.2 μA at 25 °C
- Complies with IEC 61000-4-2 level 4
  - ±30 kV (air discharge)
  - ±30 kV (contact discharge)

## **Applications**

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Smartphones, mobile phones, tablets, portable multimedia
- USB V<sub>BUS</sub> protection
- Power supply protection
- Battery protection

### **Description**

The ESDA17P100-1U2M is a unidirectional single line TVS diode designed to protect the power line against EOS and ESD transients.

The device is ideal for applications where high power TVS and board space saving is required.

Figure 1: Pin configuration



Table 1: Device summary

| Pin     | Name      | Description          |
|---------|-----------|----------------------|
| 1       | $V_{BUS}$ | V <sub>BUS</sub> pin |
| 2, 3, 4 | NC        | Non connected pin    |
| 5, 6    | GND       | Ground pin           |
| TAB     | GND       | Ground pin           |

Characteristics ESDA17P100-1U2M

## 1 Characteristics

Table 2: Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

| Symbol           | Parar                              | Value                                                | Unit         |    |
|------------------|------------------------------------|------------------------------------------------------|--------------|----|
| Vpp              | Peak pulse voltage                 | IEC 61000-4-2:<br>Contact discharge<br>Air discharge | >30<br>>30   | kV |
| P <sub>PP</sub>  | Peak pulse power                   | 8/20µs                                               | 4800         | W  |
| I <sub>PP</sub>  | Peak pulse current                 | 8/20µs                                               | 160          | Α  |
| T <sub>stg</sub> | Storage junction temperature range |                                                      | -55 to + 150 | °C |
| Тор              | Operating junction temperate       | -55 to + 150                                         |              |    |

Figure 2: Electrical characteristics (definitions)



Table 3: Electrical characteristics (T<sub>amb</sub> = 25 °C)

| Symbol           | Test condition                                                      | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------------------------------------------|------|------|------|------|
| V <sub>BR</sub>  | I <sub>R</sub> = 1 mA                                               | 15.7 | 16.5 | 17.7 | V    |
| $V_{RM}$         |                                                                     |      |      | 15   | V    |
| I <sub>RM</sub>  | V <sub>RM</sub> = 12 V                                              |      |      | 100  | nA   |
| I <sub>RM</sub>  | V <sub>RM</sub> = 15 V                                              |      |      | 200  | nA   |
| $R_d$            | 8/20 μs                                                             |      | 0.07 |      | Ω    |
| VcL              | I <sub>PP</sub> = 100 A, 8/20 μs                                    |      | 24   | 26   | V    |
| VcL              | I <sub>PP</sub> = 160 A, 8/20 μs                                    |      | 28   | 30   | V    |
| C <sub>BUS</sub> | $V_{BUS} = 0 \text{ V}, f = 1 \text{ MHz}, V_{OSC} = 30 \text{ mV}$ |      | 1200 |      | pF   |

ESDA17P100-1U2M Characteristics

### 1.1 Curves



Figure 4: Peak pulse power versus exponential pulse duration (T<sub>j</sub> = 25 °C, typical value)

PPP(W)

10000

1000

1000

1000

1000

1000

Figure 5: Peak pulse current versus clamping voltage (max. value)

I<sub>PP</sub>(A)

100

T<sub>j</sub> initial = 25 °C

10

1 0.1

16 18 20 22 24 26 28 30







Package information ESDA17P100-1U2M

# 2 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

### 2.1 QFN1610

Figure 9: µQFN package outline



Table 4: µQFN package mechanical data

| Dimensions |      |             |      |        |        |        |  |  |
|------------|------|-------------|------|--------|--------|--------|--|--|
| Ref.       |      | Millimeters |      | Inches |        |        |  |  |
| IXCI.      |      |             |      |        | Inches |        |  |  |
|            | Min. | Тур.        | Max. | Min.   | Тур.   | Max.   |  |  |
| Α          | 0.51 | 0.55        | 0.60 | 0.0201 | 0.0217 | 0.0236 |  |  |
| A1         | 0.00 | 0.02        | 0.05 | 0.0000 | 0.0008 | 0.0020 |  |  |
| A3         |      | 0.15        |      |        |        |        |  |  |
| b          | 0.15 | 0.20        | 0.25 | 0.0059 | 0.0079 | 0.0098 |  |  |
| D          | 1.70 | 1.80        | 1.90 | 0.0669 | 0.0709 | 0.0748 |  |  |
| Е          | 1.90 | 2.0         | 2.10 | 0.0748 | 0.0787 | 0.0827 |  |  |
| e1         |      | 0.4         |      |        | 0.0157 |        |  |  |
| e2         |      | 0.80        |      |        | 0.0315 |        |  |  |
| D2         | 0.30 | 0.45        | 0.55 | 0.0118 | 0.0177 | 0.0217 |  |  |
| E2         | 0.69 | 0.84        | 0.94 | 0.0272 | 0.0331 | 0.0370 |  |  |
| e3         |      | 0.95        |      |        | 0.0374 |        |  |  |
| k          |      | 0.28        |      |        | 0.0110 |        |  |  |
| L          | 0.20 | 0.030       | 0.40 | 0.0079 | 0.0118 | 0.0157 |  |  |
| N          |      | 6.00        |      |        |        |        |  |  |

Figure 10: µQFN footprint







Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.



ESDA17P100-1U2M **Recommendation** PCB

#### 3 **Recommendation PCB**

#### Stencil opening 3.1

- General recommendation on stencil opening design
  - Stencil opening dimensions: L (Length), W (Width), T (Thickness).
- 2. General design rule
  - Stencil thickness (T) = 75 ~ 125  $\mu$ m Aspect ratio =  $\frac{W}{T} \ge 1.5$
  - b.
  - Aspect area =  $\frac{L \times W}{2T(L+W)} \ge 0.66$ c.
- Reference design
  - Stencil opening thickness: 100 µm
  - Stencil opening for leads: Opening to footprint ratio is 90%. b.

Figure 13: Stencil opening dimensions





#### 3.2 Solder paste

- Use halide-free flux, qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during PCB movement.
- Solder paste with fine particles: powder particle size is 20-45 µm.

#### 3.3 **Placement**

- Manual positioning is not recommended.
- It is recommended to use the lead recognition capabilities of the placement system, 2. not the outline centering
- 3. Standard tolerance of ±0.05 mm is recommended.
- 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

#### 3.4 PCB design preference

- To control the solder paste amount, the closed via is recommended instead of open
- 2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

#### 3.5 Reflow







Minimize air convection currents in the reflow oven to avoid component movement.

ESDA17P100-1U2M Ordering information

# 4 Ordering information

Figure 16: Ordering information scheme



**Table 5: Ordering information** 

| Order code      | Marking <sup>(1)</sup> | Package | Weight | Base qty. | Delivery mode |
|-----------------|------------------------|---------|--------|-----------|---------------|
| ESDA17P100-1U2M | D                      | μQFN    | 6 mg   | 5000      | Tape and reel |

### Notes:

 $^{(1)}$ The marking can be rotated by multiples of 90° to differentiate assembly location

# 5 Revision history

**Table 6: Document revision history** 

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 14-Mar-2017 | 1        | Initial release. |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

