## **UT54ACTS74E**

Dual D Flip-Flops with Clear & Preset July, 2013 Datasheet www.aeroflex.com/Logic

#### **FEATURES**

- 0.6µm CRH CMOS process
  - Latchup immune
- · High speed
- Low power consumption
- Wide power supply operating range from 3.0V to 5.5V
- Available QML Q or V processes
- 14-lead flatpack
- UT54ACTS74E-SMD- 5962-96535

#### DESCRIPTION

The UT54ACTS74E contains two independent D-type positive triggered flip-flops. A low level at the Preset or Clear inputs sets or resets the outputs regardless of the levels of the other inputs. When Preset and Clear are inactive (high), data at the D input meeting the setup time requirement is transferred to the outputs on the positive-going edge of the clock pulse. Following the hold time interval, data at the D input may be changed without affecting the levels at the outputs.

The device is characterized over full HiRel temperature range of -55°C to +125°C.

#### **FUNCTION TABLE**

| INPUTS |     |            | OUTPUT |                |                  |
|--------|-----|------------|--------|----------------|------------------|
| PRE    | CLR | CLK        | D      | Q              | Q                |
| L      | Н   | Х          | Х      | Н              | L                |
| Н      | L   | Χ          | X      | L              | Н                |
| L      | L   | X          | Χ      | H <sup>1</sup> | H <sup>1</sup>   |
| Н      | Н   | $\uparrow$ | Н      | Н              | L                |
| Н      | Н   | $\uparrow$ | L      | L              | Н                |
| Н      | Н   | L          | Х      | $Q_{o}$        | $\overline{Q}_o$ |

#### Note:

1. The output levels in this configuration are not guaranteed to meet the minimum levels for  $V_{OH}$  if the lows at preset and clear are near  $V_{IL}$  maximum. In addition, this configuration is nonstable; that is, it will not persist when either preset or clear returns to its inactive (high) level.



#### **PINOUTS**

#### 14-Lead Flatpack TopView



#### LOGIC SYMBOL



#### Note:

1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC Publication 617-12.

### LOGIC DIAGRAM



#### OPERATIONAL ENVIRONMENT <sup>1</sup>

| PARAMETER                  | LIMIT  | UNITS                   |
|----------------------------|--------|-------------------------|
| Total Dose                 | 1.0E6  | rads(Si)                |
| SEU Threshold <sup>2</sup> | 80     | MeV-cm <sup>2</sup> /mg |
| SEL Threshold              | 120    | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence            | 1.0E14 | n/cm <sup>2</sup>       |

#### **Notes:**

1. Logic will not latchup during radiation exposure within the limits defined in the table.
2. Device storage elements are immune to SEU affects.

#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL           | PARAMETER                                                           | LIMIT                        | UNITS |
|------------------|---------------------------------------------------------------------|------------------------------|-------|
| V <sub>DD</sub>  | Supply voltage                                                      | -0.3 to 7.0                  | V     |
| V <sub>I/O</sub> | Voltage any pin                                                     | -0.3 to V <sub>DD</sub> +0.3 | V     |
| T <sub>STG</sub> | Storage Temperature range                                           | -65 to +150                  | °C    |
| $T_{J}$          | Maximum junction temperature                                        | +175                         | °C    |
| $T_{LS}$         | Lead temperature (soldering 5 seconds)                              | +300                         | °C    |
| $\Theta_{ m JC}$ | Thermal resistance junction to case                                 | 15.5                         | °C/W  |
| I <sub>I</sub>   | DC input current                                                    | ±10                          | mA    |
| $P_D^2$          | Maximum package power dissipation permitted @ $T_C = +125^{\circ}C$ | 3.2                          | W     |

#### Note:

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL          | PARAMETER             | LIMIT                | UNITS |
|-----------------|-----------------------|----------------------|-------|
| $V_{DD}$        | Supply voltage        | 3.0 to 5.5           | V     |
| V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V     |
| $T_{C}$         | Temperature range     | -55 to + 125         | °C    |

<sup>1.</sup> Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. Per MIL-STD-883, method 1012.1, Section 3.4.1,  $P_D = (T_{J(max)} - T_{C(max)}) / \Theta_{JC}$ 

## DC ELECTRICAL CHARACTERISTICS FOR THE UT54ACTS74E $^7\,$

(  $V_{DD} = 3.0 V$  to 5.5V;  $V_{SS} = 0 V^6;$  -55°C <  $T_{C} <$  +125°C)

| SYMBOL           | DESCRIPTION                                              | CONDITION                                                                              | MIN                 | MAX | UNIT |
|------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------|-----|------|
| $V_{IL1}$        | Low-level input voltage <sup>1</sup>                     | V <sub>DD</sub> from 4.5V to 5.5V                                                      |                     | 0.8 | V    |
| $V_{IL2}$        | Low-level input voltage <sup>1</sup>                     | V <sub>DD</sub> from 3.0V to 3.6V                                                      |                     | 0.8 | V    |
| V <sub>IH1</sub> | High-level input voltage <sup>1</sup>                    | V <sub>DD</sub> from 4.5V to 5.5V                                                      | 0.5 V <sub>DD</sub> |     | V    |
| V <sub>IH2</sub> | High-level input voltage <sup>1</sup>                    | V <sub>DD</sub> from 3.0V to 3.6V                                                      | 2.0                 |     | V    |
| I <sub>IN</sub>  | Input leakage current                                    | $V_{IN} = V_{DD}$ or $V_{SS}$                                                          | -1                  | 1   | μΑ   |
| $V_{OL1}$        | Low-level output voltage <sup>3</sup>                    | $I_{OL} = 8ma$ $V_{DD} = 4.5V \text{ to } 5.5V$                                        |                     | 0.4 | V    |
| V <sub>OL2</sub> | Low-level output voltage <sup>3</sup>                    | $I_{OL} = 6ma$ $V_{DD} = 3.0V \text{ to } 3.6V$                                        |                     | 0.4 | V    |
| V <sub>OH1</sub> | High-level output voltage <sup>3</sup>                   | $I_{OH} = -8ma$<br>$V_{DD}$ from 4.5V to 5.5V                                          | 0.7 V <sub>DD</sub> |     | V    |
| $V_{OH2}$        | High-level output voltage <sup>3</sup>                   | $I_{OH} = -6ma$<br>$V_{DD}$ from 3.0V to 3.6V                                          | 2.4                 |     | V    |
| I <sub>OS1</sub> | Short-circuit output current <sup>2</sup> , <sup>4</sup> | $V_O = V_{DD}$ and $V_{SS}$<br>$V_{DD}$ from 4.5V to 5.5V                              | -200                | 200 | mA   |
| I <sub>OS2</sub> | Short-circuit output current <sup>2</sup> , <sup>4</sup> | $V_O = V_{DD}$ and $V_{SS}$<br>$V_{DD}$ from 3.0V to 3.6V                              | -100                | 100 | mA   |
| I <sub>OL1</sub> | Low level output current <sup>9</sup>                    | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$<br>$V_{DD}$ from 4.5V to 5.5V         | 8                   |     | mA   |
| $I_{OL2}$        | Low level output current <sup>9</sup>                    | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4V$<br>$V_{DD}$ from 3.0V to 3.6V         | 6                   |     | mA   |
| I <sub>OH1</sub> | High level output current <sup>9</sup>                   | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD}$ -0.4V<br>$V_{DD}$ from 4.5V to 5.5V | -8                  |     | mA   |
| I <sub>OH2</sub> | High level output current <sup>9</sup>                   | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD}$ -0.4V<br>$V_{DD}$ from 3.0V to 3.6V | -6                  |     | mA   |

| P <sub>total1</sub> | Power dissipation <sup>2, 8</sup> | $C_L = 50 \text{pF}$<br>$V_{DD} = 4.5 \text{V to } 5.5 \text{V}$ | 1.0 | mW/<br>MHz |
|---------------------|-----------------------------------|------------------------------------------------------------------|-----|------------|
| P <sub>total2</sub> | Power dissipation <sup>2, 8</sup> | $C_L = 50 pF$                                                    | 0.5 | mW/<br>MHz |
|                     |                                   | $V_{DD} = 3.0 \text{V} \text{ to } 3.6 \text{V}$                 |     |            |
| I <sub>DDQ</sub>    | Quiescent Supply Current          | $V_{IN} = V_{DD}$ or $V_{SS}$                                    | 10  | μА         |
|                     |                                   | V <sub>DD</sub> from 3.0V to 5.5V                                |     |            |
| $\Delta I_{ m DDQ}$ | Quiescent Supply Current Delta    | For input under test                                             | 1.6 | mA         |
|                     |                                   | $V_{IN} = V_{DD} - 2.1V$                                         |     |            |
|                     |                                   | For all other inputs                                             |     |            |
|                     |                                   | $V_{IN} = V_{DD}$ or $V_{SS}$                                    |     |            |
|                     |                                   | $V_{DD} = 5.5V$                                                  |     |            |
| C <sub>IN</sub>     | Input capacitance <sup>5</sup>    | f = 1MHz                                                         | 15  | pF         |
|                     |                                   | $V_{DD} = 0V$                                                    |     |            |
| C <sub>OUT</sub>    | Output capacitance <sup>5</sup>   | f = 1 MHz                                                        | 15  | pF         |
|                     |                                   | $V_{DD} = 0V$                                                    |     |            |

#### **Notes:**

- $1. \ Functional \ tests \ are \ conducted \ in \ accordance \ with \ MIL-STD-883 \ with \ the following input \ test \ conditions: \ V_{IH} = V_{IH}(min) + 20\%, -0\%; \ V_{IL} = V_{IL}(max) + 0\%, -50\%, \ various \ for \ v$ as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}$ (min) and  $V_{IL}$ (max).
- 2. Supplied as a design limit but not guaranteed or tested.
- 3. Per MIL-PRF-38535, for current density ≤5.0E5 amps/cm², the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/MHz.

  4. Not more than one output may be shorted at a time for maximum duration of one second.

  5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at
- frequency of 1MHz and a signal amplitude of 50mV rms maximum.

  6. Maximum allowable relative shift equals 50mV.

  7. All specifications valid for radiation dose ≤ 1E6 rads(Si) per MIL-STD-883 Method 1019.

- 8. Power dissipation specified per switching output.
  9. Guaranteed by characterization, but not tested.

# AC ELECTRICAL CHARACTERISTICS FOR THE UT54ACTS74E² ( $V_{DD}=3.0V$ to 5.5V; $V_{SS}=0V^1;$ -55°C < $T_C$ < +125°C)

| SYMBOL            | PARAMETER                          | CONDITION    | V <sub>DD</sub> | MINIMUM | MAXIMUM | UNIT |
|-------------------|------------------------------------|--------------|-----------------|---------|---------|------|
| t <sub>PHL1</sub> | CLK ↑ to Q, Q                      | $C_L = 50pF$ | 3.0V to 3.6V    | 3       | 30      | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 3       | 14      | 1    |
| t <sub>PLH1</sub> | CLK ↑ to Q, Q                      | $C_L = 50pF$ | 3.0V to 3.6V    | 3       | 20      | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 2       | 11      |      |
| t <sub>PHL2</sub> | PRE to Q                           | $C_L = 50pF$ | 3.0V to 3.6V    | 4       | 30      | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 3       | 15      |      |
| t <sub>PLH2</sub> | PRE to Q                           | $C_L = 50pF$ | 3.0V to 3.6V    | 3       | 20      | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 3       | 12      | 1    |
| t <sub>PHL3</sub> | CLR to Q                           | $C_L = 50pF$ | 3.0V to 3.6V    | 4       | 30      | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 3       | 15      | 1    |
| t <sub>PLH3</sub> | CLR to Q                           | $C_L = 50pF$ | 3.0V to 3.6V    | 3       | 21      | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 2       | 12      | ]    |
| $f_{MAX}$         | Maximum clock frequency            | $C_L = 50pF$ | 3.0V to 3.6V    |         | 100     | MHz  |
|                   |                                    |              | 4.5V to 5.5V    |         | 125     |      |
| t <sub>SU1</sub>  | Data setup time before CLK↑        | $C_L = 50pF$ | 3.0V to 3.6V    | 4       |         | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 3       |         | ]    |
| $t_{\rm SU2}$     | PRE or CLR inactive                | $C_L = 50pF$ | 3.0V to 3.6V    | 1       |         | ns   |
|                   | Setup time before CLK ↑            |              | 4.5V to 5.5V    | 1       |         | ]    |
| t <sub>H</sub>    | Data hold time after CLK ↑         | $C_L = 50pF$ | 3.0V to 3.6V    | 0       |         | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 0       |         | ]    |
| $t_{W1}$          | Minimum pulse width                | $C_L = 50pF$ | 3.0V to 3.6V    | 5       |         | ns   |
|                   | CLK high or low                    |              | 4.5V to 5.5V    | 4       |         |      |
| $t_{W2}$          | Minimum pulse width PRE or CLR low | $C_L = 50pF$ | 3.0V to 3.6V    | 5       |         | ns   |
|                   |                                    |              | 4.5V to 5.5V    | 4       |         |      |

Maximum allowable relative shift equals 50mV.
 All specifications valid for radiation dose ≤ 1E6 rads(Si) per MIL-STD-883 Method 1019.

#### **Packaging**



Figure 1. 14-lead Flatpack

#### Ordering Information: UT54ACTS74E: SMD



#### Notes:

- 1. Lead finish (A,C, or X) must be specified.
- 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory.
- 4. Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A.

#### Aeroflex Colorado Springs - Datasheet Definition

Advanced Datasheet - Product In Development

Preliminary Datasheet - Shipping Prototype

Datasheet - Shipping QML & Reduced HiRel

COLORADO
Toll Free: 800-645-88

Toll Free: 800-645-8862 Fax: 719-594-8468

SE AND MID-ATLANTIC Tel: 321-951-4164

Aeroflex or of third parties.

www.aeroflex.com

Fax: 321-951-4254

INTERNATIONAL

Tel: 805-778-9229

Fax: 805-778-1980

WEST COAST

Tel: 949-362-2260 Fax: 949-362-2266 NORTHEAST

Tel: 603-888-3975 Fax: 603-888-4585

CENTRAL

Tel: 719-594-8017 Fax: 719-594-8468

info-ams@aeroflex.com

make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights,

trademark rights, or any other of the intellectual rights of

Aeroflex Colorado Springs (Aeroflex) reserves the right to



A passion for performance.





Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused