# 3.6A, 1MHz, Synchronous, Step-Up Converter with Output Disconnect #### DESCRIPTION The MP3415 is a high-efficiency, synchronous, current-mode, step-up converter with output disconnect. The MP3415 can start up with an input voltage as low as 1.8V while providing inrush current limiting and output short-circuit protection (SCP). The integrated, P-channel, synchronous rectifier improves efficiency and eliminates the need for an external Schottky diode. The P-channel MOSFET disconnects the output from the input when the MP3415 shuts down. Output disconnect discharges the output completely, allowing the MP3415 to draw a supply current below 1µA in shutdown mode. The 1MHz switching frequency allows small external components while internal compensation and soft start minimize the external component count, making the MP3415 a compact solution for a wide current load range. The MP3415 features an integrated power MOSFET that supports an output up to 5.5V and a peak switching current above 3.6A. The MP3415 is available in a small QFN-12 (2mmx2mm) package. #### **FEATURES** - 1.8V to 5.5V Input Voltage Range - Output Voltage up to 5.5V - Supports 5V/1.5A at 2.8V Input - Internal Synchronous Rectifier - 1MHz Fixed Switching Frequency - 22µA Quiescent Current - <1µA Shutdown Current</li> - True Output Disconnect from the Input - Efficiency up to 97% - Internal Compensation, Inrush Current Limiting, and Internal Soft Start - Small External Components - Protection Features Include OVP, SCP, and OTP - Small QFN-12 (2mmx2mm) Package #### **APPLICATIONS** - Two-Cell and Three-Cell Alkaline, NiCd or NiMH, or Single-Cell Li Battery Consumer Products - Personal Medical Devices - Portable Media Players - Wireless Peripherals - Gaming Accessories All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under quality assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION #### ORDERING INFORMATION | Part Number* | Package | Top Marking | |--------------|------------------|-------------| | MP3415GG | QFN-12 (2mmx2mm) | See Below | \* FOR TAPE & REEL, ADD SUFFIX -Z (E.G. MP3415GG-Z) #### **TOP MARKING** EAY LLL EA: Product code of MP3415GG Y: Year code LLL: Lot number ### **PACKAGE REFERENCE** © 2016 MPS. All Rights Reserved. | <b>ABSOLUTE MAXIN</b> | $MUM$ RATINGS $^{(1)}$ | |-----------------------------------|-----------------------------------------------| | SW, OUT | 0.3V to +6.5V | | SW (<5ns) | 0.3V to +9.5V | | All other pins | 0.3V to +6.5V | | Continuous power dissipa | ation (T <sub>A</sub> = +25°C) <sup>(2)</sup> | | | 1.56W | | Junction temperature | 150°C | | Lead temperature | | | Storage temperature | 65°C to +150°C | | Recommended Opera | ting Conditions (3) | | Supply voltage (V <sub>IN</sub> ) | 1.8V to 5.5V | | V <sub>OUT</sub> V <sub>II</sub> | <sub>N-MAX</sub> x 110% to 5.5V <sup>(4</sup> | | Operating junction temp. | (T <sub>J</sub> )40°C to +125°C | **Thermal Resistance** (5) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-12 (2mmx2mm)......80 ..... 16... °C/W #### NOTES: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature $T_{\rm J}$ (MAX), the junction-to-ambient thermal resistance $\theta_{\rm JA}$ , and the ambient temperature $T_{\rm A}.$ The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_{\rm D}$ (MAX) = $(T_{\rm J}$ (MAX)- $T_{\rm A}$ )/ $\theta_{\rm JA}.$ Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) If $V_{\text{IN}}$ is close to $V_{\text{OUT}}$ , the boost converter may trigger the minimum on time. When $V_{\text{IN}}$ is higher than $V_{\text{OUT}}$ , the boost converter switches between boost mode and linear charge mode. Both conditions result in a $V_{\text{OUT-RIPPLE}}$ that is too high and are therefore not recommended. - 5) Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{\text{IN}} = V_{\text{EN}} = 3.3 \text{V}$ , $V_{\text{OUT}} = 5 \text{V}$ , $T_{\text{J}} = -40 ^{\circ}\text{C}$ to 125 $^{\circ}\text{C}$ . Typical value is tested at $T_{\text{J}} = 25 ^{\circ}\text{C}$ , unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | Voltage Range | | | , | | | | | Quiescent current | lα | $V_{EN}$ = $V_{IN}$ = 3.3V, $V_{OUT}$ = 5V,<br>no load, $V_{FB}$ = 0.65V,<br>measured on OUT, $T_J$ = 25°C | | 22 | 30 | μA | | Quiescent current | | $V_{EN}$ = $V_{IN}$ = 3.3V, $V_{OUT}$ = 5V,<br>no load, $V_{FB}$ = 0.65V,<br>measured on IN, $T_J$ = 25°C | | 8 | 12 | μA | | Shutdown current | I <sub>SD</sub> | $V_{EN} = V_{OUT} = 0V$ ,<br>measured on IN, $T_J = 25$ °C | | 0.1 | 1 | μΑ | | IN under-voltage lockout | $V_{IN\;UVLO}$ | $V_{IN}$ rising, $T_J = 25^{\circ}C$ | | 1.65 | 1.7 | V | | IN under-voltage lockout hysteresis | | | | 100 | | mV | | Step-Up Converter | | | • | • | | | | Operation frequency | F <sub>SW</sub> | | 0.8 | 1.0 | 1.2 | MHz | | Foodbook voltogo reference | $V_{FB}$ | T <sub>J</sub> = 25°C | 594 | 600 | 606 | mV | | Feedback voltage reference | | $T_J$ = -40°C to 125°C | 591 | 600 | 609 | mV | | Feedback input current | I <sub>FB</sub> | V <sub>FB</sub> = 0.63V | | 1 | 50 | nA | | NMOS on resistance | R <sub>NDS ON</sub> | | | 70 | | mΩ | | NMOS leakage current | | $V_{SW} = 6.5V, T_J = 25^{\circ}C$ | | 0.1 | 1 | μΑ | | PMOS on resistance | R <sub>PDS ON</sub> | | | 90 | | mΩ | | PMOS leakage current | I <sub>P LK</sub> | $V_{SW} = 6.5V, V_{OUT} = 0V, T_{J} = 25^{\circ}C$ | | 0.1 | 1 | μΑ | | Maximum duty cycle | $D_MAX$ | | 85 | 95 | | % | | | | $V_{IN} = 4V$ , $V_{OUT} = 0V$ | | 0.3 | | Α | | Start-up current limit | I <sub>ST_LIMIT</sub> | V <sub>IN</sub> = 4V, V <sub>OUT-setting</sub> = 3.6V, pull V <sub>OUT</sub> to 3.3V | | 0.8 | | Α | | NMOS current limit | I <sub>SW LIMIT</sub> | Duty = 40% | 3.6 | 4.2 | 5 | Α | | Logic Interface | | | | | | | | EN input high-level voltage | V <sub>EN H</sub> | | 1.2 | | | V | | EN input low-level voltage | V <sub>EN L</sub> | | | | 0.4 | V | | EN input current | I <sub>EN</sub> | Connect to V <sub>IN</sub> | | 10 | | nA | | Protection | | | | | | | | Thermal shutdown <sup>(6)</sup> | | | | 155 | | °C | | Over-temperature hysteresis <sup>(6)</sup> | | | | 25 | | °C | #### NOTE: 6) Guaranteed by characterization, not tested in production. #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 3.3V$ , $V_{OUT} = 5V$ , L = 1.5 $\mu$ H, $T_A = 25$ °C, unless otherwise noted. **EN UVLO** vs. Junction Temperature Boost Current Limit vs. Junction Temperature Linear Charge Current vs. Junction Temperature Reference Voltage vs. Junction Temperature Frequency vs. Junction Temperature © 2016 MPS. All Rights Reserved. I<sub>Q(IN PIN)</sub> vs. Input Voltage ## **Typical Performance Characteristics** (continued) $V_{IN}$ = 3.3V, $V_{OUT}$ = 5V, L = 1.5 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. ## TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) $V_{IN} = 3.3V$ , $V_{OUT} = 5V$ , L = 1.5 $\mu$ H, $T_A = 25$ °C, unless otherwise noted. #### **Case Temperature Rise** vs. Load Current #### NOTE: Tested with a 3.6A inductor peak current with the schematic shown in Figure 3. The maximum load current may decrease if the temperature rising is limited on the real application board. V<sub>IN</sub>=4.2V V<sub>IN</sub>=2.ŔV ## TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) $V_{IN}$ = 3.3V, $V_{OUT}$ = 5V, L = 1.5 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. ## TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED) $V_{IN} = 3.3V$ , $V_{OUT} = 5V$ , L = 1.5 $\mu$ H, $T_A = 25$ °C, unless otherwise noted. ## **PIN FUNCTIONS** | Pin # | Name | Description | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 10 | PGND | Power Ground. | | 2, 11 | SW | <b>Power Switch Output.</b> SW is the connection node of the internal low-side MOSFET and synchronous MOSFET. Connect the power inductor between SW and the input power. Keep the PCB trace length as short and wide as possible to reduce EMI and voltage spikes. | | 3, 12 | OUT | <b>Output.</b> OUT is the drain of the internal synchronous rectifier MOSFET. Bias power is derived from OUT once Vout exceeds Vin. PCB trace length from OUT to the output filter capacitor(s) should be as short and wide as possible. The output disconnect feature allows OUT to be completely disconnected from IN when EN is low. | | 4 | IN | <b>Power Supply Input.</b> The start-up bias is derived from IN and must be bypassed locally. The bias power is derived from OUT once Vout exceeds VIN. | | 5 | N/C | No Connection. | | 6 | EN | <b>Chip Enable Control Input.</b> Set EN higher than 1.2V to turn on the regulator. Set EN lower than 0.4V to turn off the regulator. | | 7 | FB | <b>Feedback.</b> Connect FB to the tap of an external resistive voltage divider from the output to set the output voltage. | | 8 | AGND | Analog Ground. | | 9 | TRIM | Test Pin for Factory Use Only. Connect TRIM to GND during application. | ## **BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** The MP3415 is a 1MHz, synchronous, step-up converter with true output disconnect. The device features a fixed-frequency, current-mode, PWM control for ideal line and load regulation. The internal soft start and loop compensation simplify the design process and minimize external components. The internal low- $R_{\rm DS(ON)}$ MOSFETs combined with frequency stretching allow the MP3415 to achieve high efficiency over a wide load range. #### Start-Up When enabled, the MP3415 starts up in linear charge mode. During the linear charge, the rectified P-channel MOSFET (PMOS) turns on until the output voltage (V<sub>OUT</sub>) is charged close to the input voltage $(V_{IN})$ . To prevent inrush current, the PMOS current is limited to about 0.3A when V<sub>OUT</sub> is 0V. The PMOS linear charge current limit is increased to about 0.8A while $V_{OUT}$ rises to 3.3V (if $V_{IN}$ is higher than 3.3V). This circuit helps to limit the output current under short-circuit conditions. Once the output voltage reaches V<sub>IN.</sub> the linear charging period elapses, and the device begins switching. V<sub>OUT</sub> begins rising under internal soft-start (SS) control. In boost switching condition, the current limit is 4.2A, typically. When $V_{\text{OUT}}$ is higher than $V_{\text{IN}}$ , the MP3415 powers its internal circuits from $V_{\text{OUT}}$ instead of $V_{\text{IN}}$ . This allows for strong driving capability and high efficiency, even if $V_{\text{IN}}$ drops to as low as 1.8V. #### Soft Start (SS) The MP3415 provides a soft start (SS) by charging an internal capacitor with a current source. During the linear charge period, the SS signal continues rising, following FB. Once the linear charge elapses, the voltage on the SS capacitor is charged and ramps up to the reference voltage based on the internal fixed slew rate. The SS capacitor is discharged completely during a forced shutdown, thermal shutdown, or output short circuit. #### Device Enable (EN) The device begins operating if EN is higher than 1.2V and enters shutdown mode if EN is lower than 0.4V. In shutdown mode, all internal control circuits switch off, and the output disconnects from the input completely. #### Power-Save Mode (PSM) The MP3415 enters power-save mode (PSM) automatically when the load decreases and switches back to PWM mode when the load increases. In PSM, the converter stretches the frequency down to reduce switching and driver loss. The switch frequency is also stretched down when the input voltage is close to the output voltage, which triggers the minimum on time if kept at a 1MHz frequency. This helps decrease the output ripple by avoiding group pulse mode. Under very light-load conditions, the MP3415 runs in group-pulse mode to regulate the output voltage and save more power. #### **Error Amplifier (EA)** The error amplifier (EA) is an internally compensated amplifier. The EA compares the internal 0.6V reference voltage against $V_{FB}$ to generate an EA signal, which controls $V_{OUT}$ . The output voltage of the MP3415 is adjusted via FB by an external resistor divider and can be calculated with Equation (1): $$V_{OUT} = 0.6V \times (1 + \frac{R1}{R2})$$ (1) Setting a high value for R1 and R2 can achieve a low quiescent current. However, a resistance that is too high is sensitive to noise and leads to a low loop bandwidth. Set the R1 value between $499k\Omega$ and $1M\Omega$ for good leakage, stability, and transient balance. #### **Current Sensing** In a linear charge condition, the high-side, P-channel MOSFET current is sensed and compared with the current limit threshold. The compared output manages the linear charge current. In boost switching condition, lossless current sensing converts the N-channel MOSFET switch current signal to a voltage that is summed with the internal slope compensation. The summed signal is compared with the EA output to provide a peak-current control command for PWM. The peak switch current is limited to approximately 4.2A. The switch-current signal is blanked internally for 60ns to enhance noise immunity. #### **Output Disconnect** The MP3415 is designed to allow for true output disconnect by eliminating bodv conduction of the internal P-channel MOSFET rectifier. This allows V<sub>OUT</sub> to reach 0V during shutdown, drawing zero current from the input source. This also allows for inrush current limiting at start-up, which minimizes the surge current seen by the input supply. To obtain the advantages of the output disconnect, there an external Schottky cannot be connected between SW and VOUT. ## Overload (OLP) and Short-Circuit (SCP) Protections When an overload or a short circuit occurs, the output voltage drops. If $V_{\text{OUT}}$ drops below $V_{\text{IN}}$ - 0.3V, the MP3415 stops for about 50µs and then runs in a linear charge mode. If the overload or short circuit is removed, the MP3415 restarts under SS control automatically. #### **Over-Voltage Protection (OVP)** If $V_{\text{OUT}}$ is higher than the typical 6V threshold, the boost switching stops. After the output drops to about 5.7V, the switching recovers automatically. This protects the internal power MOSFET from over-voltage stress. #### Thermal Shutdown (TSD) The device has an internal temperature monitor. If the die temperature exceeds 155°C, the converter turns off. Once the temperature drops below 130°C, the converter restarts. #### APPLICATION INFORMATION #### **Selecting the Input Capacitor** Low equivalent series resistance (ESR) input capacitors reduce input switching noise and peak current drawn from the input power. Ceramic capacitors are recommended for input decoupling and should be placed as close to the device as possible. Use a ceramic capacitor larger than $10\mu F$ to limit the $V_{IN}$ ripple. #### **Output Capacitor Selection** To ensure stability over the full operating range, the output capacitor requires a minimum capacitance value of 22µF at the programmed output voltage. A higher capacitance value may be required to lower the output and transient ripple. X5R or X7R capacitors are recommended for their low ESR values. Supposing the ESR is zero, calculate the minimum output capacitor value needed to support the ripple in PWM mode with Equation (2): $$C_{o} \ge \frac{I_{o} \times (V_{out(MAX)} - V_{IN(MIN)})}{f_{s} \times V_{out(MAX)} \times \Delta V}$$ (2) Where $V_{\text{OUT(MAX)}}$ is the maximum output voltage, $V_{\text{IN(MIN)}}$ is the minimum input voltage, $I_{\text{O}}$ is the output current, $f_{\text{S}}$ is the switching frequency, and $\Delta V$ is the acceptable output ripple. A $1\mu F$ ceramic capacitor is recommended to be placed between $V_{OUT}$ and PGND with a short loop to reduce spikes on the SW node and improve EMI performance. #### Selecting the Inductor The MP3415 utilizes small, surface-mounted chip inductors for their 1MHz switching frequencies. Inductor values between 1µH and 2.2µH are suitable for most applications. Inductors with larger values allow for slightly greater output current capabilities by reducing the inductor ripple current. However, a larger inductance value increases component size. The minimum inductance value can be calculated with Equation (3): $$L \ge \frac{V_{\text{IN(MIN)}} \times (V_{\text{OUT(MAX)}} - V_{\text{IN(MIN)}})}{V_{\text{OUT(MAX)}} \times \Delta I_L \times f_S} \tag{3}$$ Where $\Delta I_L$ is the acceptable inductor current ripple. Typically, the inductor current ripple is set to 30% to 50% of the maximum inductor current. Maintain a low series resistance of the inductor (DCR) to reduce resistive power loss. The saturated current ( $I_{SAT}$ ) should be large enough to support the peak current. #### SW RC Snubber When the MP3415 is used to generate an output of 4V or higher, an RC snubber should be added to protect the internal MOSFET from over-voltage caused by the SW spike. The recommended RC snubber parameters are $1\Omega$ and 1nF (see Figure 3). #### **PCB Layout Guidelines** Efficient PCB layout is critical for high-frequency switching power supplies. Poor layout can result in reduced performance, excessive EMI, resistive loss, system instability, and even over-voltage stress. For best results, refer to Figure 2 and follow the guidelines below: - 1. Place the output capacitor as close to OUT as possible with minimal distance to PGND. - Place a small decoupling capacitor in parallel with the bulk output capacitor and with smaller loop than bulk output capacitor. This is very important for reducing spikes on SW and improving EMI performance. - 3. Place the input capacitor and inductor as close to IN and SW as possible. - 4. Keep the trace between the inductor and SW as wide and short as possible. - 5. Keep the feedback loop far away from all noise sources, such as SW. - 6. Place the feedback divider resistors as close to FB and AGND as possible. - 7. Tie the ground return of the input/output capacitors as close to PGND as possible. - 8. Use a large copper GND area. Vias around GND are recommended to lower the die temperature. - 9. Add an RC snubber circuit from SW to PGND to reduce the SW spike when the output is higher than 4V. See Figure 2 for layout recommendations. Figure 2: Layout Recommendation #### **Design Example** Table 1 shows a design example following the application guidelines for the following specifications: **Table 1: Design Example** | V <sub>IN</sub> | 2.8V - 4.5V | | |------------------|-------------|--| | V <sub>out</sub> | 5V | | | I <sub>OUT</sub> | 0A - 1.5A | | The typical application circuit in Figure 3 is for $5V V_{OUT}$ . It shows the detailed application schematic and the basis for the typical performance waveforms. For additional detailed device applications, please refer to the related evaluation board datasheet (EVB). ## TYPICAL APPLICATION CIRCUITS Figure 3: Typical Boost Application Circuit, $V_{IN}$ = 2.8V to 4.5 V, $V_{OUT}$ = 5V, $I_{OUT}$ = 0A - 1.5A Figure 4: Typical Boost Application Circuit, $V_{IN} = 1.8V$ to 3V, $V_{OUT} = 3.3V$ , $I_{OUT} = 0A - 1.5A^{(8)}$ 8) Tested with a 3.6A inductor peak current with the schematic shown in Figure 4. The maximum load current may decrease if VIN drops to lower than 2.1V. #### **PACKAGE INFORMATION** #### QFN-12 (2MMX2MM) #### **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** #### **RECOMMENDED LAND PATTERN** #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.