MB966A0 series is based on Cypress's advanced $\mathrm{F}^{2} \mathrm{MC}$-16FX architecture (16-bit with instruction pipeline for RISC-like performance). The CPU uses the same instruction set as the established F2MC-16LX family thus allowing for easy migration of $F^{2}$ MC-16LX Software to the new $\mathrm{F}^{2} \mathrm{MC}$-16FX products. $\mathrm{F}^{2} \mathrm{MC}$-16FX product improvements compared to the previous generation include significantly improved performance - even at the same operation frequency, reduced power consumption and faster start-up time. For high processing speed at optimized power consumption an internal PLL can be selected to supply the CPU with up to 32 MHz operation frequency from an external 4 MHz to 8 MHz resonator. The result is a minimum instruction cycle time of 31.2 ns going together with excellent EMI behavior. The emitted power is minimized by the on-chip voltage regulator that reduces the internal CPU voltage. A flexible clock tree allows selecting suitable operation frequencies for peripheral resources independent of the CPU speed.

## Features

## Technology

## $0.18 \mu \mathrm{~m}$ CMOS

## CPU

■ $F^{2}$ MC-16FX CPU
■ Optimized instruction set for controller applications (bit, byte, word and long-word data types, 23 different addressing modes, barrel shift, variety of pointers)

- 8-byte instruction queue
$\square$ Signed multiply (16-bit × 16-bit) and divide (32-bit/16-bit) instructions available


## System clock

■On-chip PLL clock multiplier ( $\times 1$ to $\times 8, \times 1$ when PLL stop)
■ 4 MHz to 8 MHz crystal oscillator (maximum frequency when using ceramic resonator depends on Q-factor)

■Up to 8MHz external clock for devices with fast clock input feature

■32.768kHz subsystem quartz clock
$■ 100 \mathrm{kHz} / 2 \mathrm{MHz}$ internal RC clock for quick and safe startup, clock stop detection function, watchdog
■Clock source selectable from mainclock oscillator, subclock oscillator and on-chip RC oscillator, independently for CPU and 2 clock domains of peripherals
■The subclock oscillator is enabled by the Boot ROM program controlled by a configuration marker after a Power or External reset

■Low Power Consumption - 13 operating modes (different Run, Sleep, Timer, Stop modes)

## On-chip voltage regulator

Internal voltage regulator supports a wide MCU supply voltage range (Min=2.7V), offering low power consumption

## Low voltage detection function

Reset is generated when supply voltage falls below programmable reference voltage

## Code Security

Protects Flash Memory content from unintended read-out

## DMA

Automatic transfer function independent of CPU, can be assigned freely to resources

## Interrupts

- Fast Interrupt processing
- 8 programmable priority levels

■ Non-Maskable Interrupt (NMI)

## CAN

■Supports CAN protocol version 2.0 part A and B
■ISO16845 certified
■ Bit rates up to 1 Mbps

- 32 message objects

■Each message object has its own identifier mask
■Programmable FIFO mode (concatenation of message objects)
-Maskable interrupt
■Disabled Automatic Retransmission mode for Time Triggered CAN applications

■ Programmable loop-back mode for self-test operation

## USART

■Full duplex USARTs (SCI/LIN)
■Wide range of baud rate settings using a dedicated reload timer

■Special synchronous options for adapting to different synchronous serial protocols

■LIN functionality working either as master or slave LIN device
■Extended support for LIN-Protocol to reduce interrupt load
$I^{2} C$
■Up to 400kbps
■Master and Slave functionality, 7-bit and 10-bit addressing
A/D converter
■SAR-type
■8/10-bit resolution
■Signals interrupt on conversion end, single conversion mode, continuous conversion mode, stop conversion mode, activation by software, external trigger, reload timers and PPGs

- Range Comparator Function

■Scan Disable Function
■ADC Pulse Detection Function

## Source Clock Timers

Three independent clock timers (23-bit RC clock timer, 23-bit Main clock timer, 17-bit Sub clock timer)

## Hardware Watchdog Timer

-Hardware watchdog timer is active after reset
-Window function of Watchdog Timer is used to select the lower window limit of the watchdog interval

## Reload Timers

■16-bit wide
■Prescaler with $1 / 2^{1}, 1 / 2^{2}, 1 / 2^{3}, 1 / 2^{4}, 1 / 2^{5}, 1 / 2^{6}$ of peripheral clock frequency

■Event count function

## Free-Running Timers

■Signals an interrupt on overflow, supports timer clear upon match with Output Compare (0, 4)
■Prescaler with $1,1 / 2^{1}, 1 / 2^{2}, 1 / 2^{3}, 1 / 2^{4}, 1 / 2^{5}, 1 / 2^{6}, 1 / 2^{7}, 1 / 2^{8}$ of peripheral clock frequency

- Signals an interrupt upon external event

■Rising edge, Falling edge or Both (rising \& falling) edges sensitive

## Output Compare Units

-16-bit wide
-Signals an interrupt when a match with Free-running Timer occurs

■ A pair of compare registers can be used to generate an output signal

## Programmable Pulse Generator

■16-bit down counter, cycle and duty setting registers
■Can be used as $2 \times 8$-bit PPG
■ Interrupt at trigger, counter borrow and/or duty match
■PWM operation and one-shot operation
■ Internal prescaler allows 1, 1/4, 1/16, 1/64 of peripheral clock as counter clock or of selected Reload timer underflow as clock input
-Can be triggered by software or reload timer
■Can trigger ADC conversion
■Timing point capture
-Start delay

## Stepping Motor Controller

■Stepping Motor Controller with integrated high current output drivers

■Four high current outputs for each channel
■Two synchronized 8/10-bit PWMs per channel
■ Internal prescaling for PWM clock: 1, 1/4, 1/5, 1/6, 1/8, 1/10, 1/12, $1 / 16$ of peripheral clock
■ Dedicated power supply for high current output drivers

## LCD Controller

■LCD controller with up to 4 COM $\times 44$ SEG
■ Internal or external voltage generation
■Duty cycle: Selectable from options: $1 / 2,1 / 3$ and $1 / 4$
■Fixed $1 / 3$ bias

- Programmable frame period

■Clock source selectable from four options (main clock, peripheral clock, subclock or RC oscillator clock)

■ Internal divider resistors or external divider resistors
■On-chip data memory for display
■LCD display can be operated in Timer Mode
■Blank display: selectable

## Input Capture Units

■16-bit wide

■All SEG, COM and V pins can be switched between general and specialized purposes

## Sound Generator

-8-bit PWM signal is mixed with tone frequency from 16-bit reload counter

■PWM clock by internal prescaler: 1, 1/2, 1/4, 1/8 of peripheral clock

## Real Time Clock

■ Operational on main oscillation (4MHz), sub oscillation ( 32 kHz ) or RC oscillation ( $100 \mathrm{kHz} / 2 \mathrm{MHz}$ )

■ Capable to correct oscillation deviation of Sub clock or RC oscillator clock (clock calibration)

■Read/write accessible second/minute/hour registers
■ Can signal interrupts every half second/second/minute/hour/day

■Internal clock divider and prescaler provide exact 1s clock

## External Interrupts

■Edge or Level sensitive
■ Interrupt mask bit per channel
■Each available CAN channel RX has an external interrupt for wake-up
■Selected USART channels SIN have an external interrupt for wake-up

## Non Maskable Interrupt

■ Disabled after reset, can be enabled by Boot-ROM depending on ROM configuration block
■Once enabled, cannot be disabled other than by reset
■High or Low level sensitive
■ Pin shared with external interrupt 0

## I/O Ports

■Most of the external pins can be used as general purpose I/O
■ All push-pull outputs (except when used as $I^{2} C$ SDA/SCL line)

■Bit-wise programmable as input/output or peripheral signal
■ Bit-wise programmable input enable
■One input level per GPIO-pin (either Automotive or CMOS hysteresis)

■it-wise programmable pull-up resistor

## Built-in On Chip Debugger (OCD)

■One-wire debug tool interface

- Break function
- Hardware break: 6 points (shared with code event)
- Software break: 4096 points

■Event function

- Code event: 6 points (shared with hardware break)
- Data event: 6 points
- Event sequencer: 2 levels + reset

■Execution time measurement function
■Trace function: 42 branches
■Security function

## Flash Memory

■Dual operation flash allowing reading of one Flash bank while programming or erasing the other bank
■ Command sequencer for automatic execution of programming algorithm and for supporting DMA for programming of the Flash Memory
■Supports automatic programming, Embedded Algorithm
■Write/Erase/Erase-Suspend/Resume commands
■A flag indicating completion of the automatic algorithm
Erase can be performed on each sector individually

- Sector protection

■Flash Security feature to protect the content of the Flash
■Low voltage detection during Flash erase or write

## Contents

1. Product Lineup ..... 5
2. Block Diagram ..... 6
3. Pin Assignment ..... 7
4. Pin Description ..... 8
5. Pin Circuit Type ..... 10
6. I/O Circuit Type ..... 14
7. Memory Map ..... 21
8. Ramstart Addresses ..... 22
9. User ROM Memory Map for Flash Devices ..... 23
10. Serial Programming Communication Interface ..... 24
11. Interrupt Vector Table ..... 25
12. Handling Precautions ..... 29
12.1 Precautions for Product Design ..... 29
12.2 Precautions for Package Mounting ..... 30
12.3 Precautions for Use Environment ..... 31
13. HANDLING DEVICES ..... 32
14. Electrical Characteristics ..... 36
14.1 Absolute Maximum Ratings ..... 36
14.2 Recommended Operating Conditions. ..... 39
14.3 DC Characteristics ..... 40
14.3.1 Current Rating ..... 40
14.3.2 Pin Characteristics ..... 43
14.4 AC Characteristics ..... 46
14.4.1 Main Clock Input Characteristics ..... 46
14.4.2 Sub Clock Input Characteristics ..... 47
14.4.3 Built-in RC Oscillation Characteristics ..... 48
14.4.4 Internal Clock Timing ..... 48
14.4.5 Operating Conditions of PLL ..... 49
14.4.6 Reset Input. ..... 49
14.4.7 Power-on Reset Timing. ..... 50
14.4.8 USART Timing ..... 51
14.4.9 External Input Timing ..... 53
14.4.10 $\mathrm{I}^{2} \mathrm{C}$ Timing ..... 54
14.5 A/D Converter ..... 55
14.5.1 Electrical Characteristics for the A/D Converter ..... 55
14.5.2 Accuracy and Setting of the A/D Converter Sampling Time ..... 56
14.5.3 Definition of A/D Converter Terms ..... 57
14.6 High Current Output Slew Rate ..... 59
14.7 Low Voltage Detection Function Characteristics ..... 60
14.8 Flash Memory Write/Erase Characteristics ..... 62
15. Example Characteristics ..... 63
16. Ordering Information ..... 66
17. Package Dimension ..... 67
18. Major Changes ..... 68
Document History ..... 74

## 1. Product Lineup

| Features |  | MB966A0 | Remark |
| :---: | :---: | :---: | :---: |
| Product Type |  | Flash Memory Product |  |
| Subclock |  | Subclock can be set by software |  |
| Dual Operation Flash Memory | RAM | - |  |
| $128.5 \mathrm{~KB}+32 \mathrm{~KB}$ | 8KB | MB96F6A5R, MB96F6A5A | Product Options <br> R: MCU with CAN |
| $256.5 \mathrm{~KB}+32 \mathrm{~KB}$ | 16KB | MB96F6A6R | A: MCU without CAN |
| Package |  | $\begin{aligned} & \hline \text { LQFP-120 } \\ & \text { FPT-120P-M21 } \end{aligned}$ |  |
| DMA |  | 4ch |  |
| USART |  | 5ch | LIN-USART 0 to 2/4/5 |
| with automatic LIN-Header transmission/reception |  | 2ch | LIN-USART 0/1 |
| $\mathrm{I}^{2} \mathrm{C}$ |  | 1ch | $\mathrm{I}^{2} \mathrm{C} 0$ |
| 8/10-bit A/D Converter |  | 32ch | AN 0 to 31 |
| with Data Buffer |  | No |  |
| with Range Comparator |  | Yes |  |
| with Scan Disable |  | Yes |  |
| with ADC Pulse Detection |  | Yes |  |
| 16-bit Reload Timer (RLT) |  | 5ch | RLT 0 to 3/6 |
| 16-bit Free-Running Timer (FRT) |  | 2ch | FRT 0/1 |
| 16-bit Input Capture Unit (ICU) |  | 8ch <br> ( 5 channels for LIN-USART) | ICU 0 to 7 (ICU 0/1/4 to 6 for LIN-USART) |
| 16-bit Output Compare Unit (OCU) |  | 4ch | OCU 0 to 3 |
| 8/16-bit Programmable Pulse Generator (PPG) |  | 12ch (16-bit) / 24ch (8-bit) | PPG 0 to $7 / 12$ to 15 |
| with Timing point capture |  | Yes |  |
| with Start delay |  | Yes |  |
| with Ramp |  | No |  |
| CAN Interface |  | 1ch | CAN 0 <br> 32 Message Buffers |
| Stepping Motor Controller (SMC) |  | 5ch | SMC 0 to 4 |
| External Interrupts (INT) |  | 16ch | INT 0 to 15 |
| Non-Maskable Interrupt (NMI) |  | 1ch |  |
| Sound Generator (SG) |  | 2ch | SG 0/1 |
| LCD Controller |  | 4COM $\times 44$ SEG | $\begin{aligned} & \hline \text { COM } 0 \text { to } 3 \\ & \text { SEG } 0 \text { to } 4 / 7 \text { to } 45 \\ & \hline \end{aligned}$ |
| Real Time Clock (RTC) |  | 1ch |  |
| I/O Ports |  | 95 (Dual clock mode) <br> 97 (Single clock mode) |  |
| Clock Calibration Unit (CAL) |  | 1ch |  |
| Clock Output Function |  | 2ch |  |
| Low Voltage Detection Function |  | Yes | Low voltage detection function can be disabled by software |
| Hardware Watchdog Timer |  | Yes |  |
| On-chip RC-oscillator |  | Yes |  |
| On-chip Debugger |  | Yes |  |

Note: All signals of the peripheral function in each product cannot be allocated by limiting the pins of package.
It is necessary to use the port relocate function of the general I/O port according to your function use.

## 2. Block Diagram



## 3. Pin Assignment

## (Top view)


(FPT-120P-M21)
*1: CMOS input level only
*2: CMOS input level only for $I^{2} C$
*3: Please set ROM Configuration Block (RCB) to use the subclock.
Other than those above, general-purpose pins have only Automotive input level.

## 4. Pin Description

| Pin name | Feature | Description |
| :---: | :---: | :---: |
| ADTG | ADC | A/D converter trigger input pin |
| ANn | ADC | A/D converter channel n input pin |
| AVcc | Supply | Analog circuits power supply pin |
| AVRH | ADC | A/D converter high reference voltage input pin |
| AVRL | ADC | A/D converter low reference voltage input pin |
| AVss | Supply | Analog circuits power supply pin |
| C | Voltage regulator | Internally regulated power supply stabilization capacitor pin |
| CKOTn | Clock Output function | Clock Output function n output pin |
| CKOTn_R | Clock Output function | Relocated Clock Output function n output pin |
| CKOTXn | Clock Output function | Clock Output function n inverted output pin |
| CKOTXn_R | Clock Output function | Relocated Clock Output function n inverted output pin |
| COMn | LCD | LCD Common driver pin |
| DEBUG I/F | OCD | On Chip Debugger input/output pin |
| DVcc | Supply | SMC pins power supply |
| DVss | Supply | SMC pins power supply |
| FRCKn | Free-Running Timer | Free-Running Timer n input pin |
| FRCKn_R | Free-Running Timer | Relocated Free-Running Timer n input pin |
| INn | ICU | Input Capture Unit n input pin |
| INn_R | ICU | Relocated Input Capture Unit n input pin |
| INTn | External Interrupt | External Interrupt n input pin |
| INTn_R | External Interrupt | Relocated External Interrupt n input pin |
| MD | Core | Input pin for specifying the operating mode |
| NMI | External Interrupt | Non-Maskable Interrupt input pin |
| OUTn | OCU | Output Compare Unit n waveform output pin |
| OUTn_R | OCU | Relocated Output Compare Unit n waveform output pin |
| Pnn_m | GPIO | General purpose I/O pin |
| PPGn | PPG | Programmable Pulse Generator n output pin (16bit/8bit) |
| PPGn_R | PPG | Relocated Programmable Pulse Generator n output pin (16bit/8bit) |
| PPGn_B | PPG | Programmable Pulse Generator n output pin (16bit/8bit) |
| PWMn | SMC | SMC PWM high current output pin |
| RSTX | Core | Reset input pin |
| RXn | CAN | CAN interface n RX input pin |
| SCKn | USART | USART n serial clock input/output pin |
| SCKn_R | USART | Relocated USART n serial clock input/output pin |
| SCLn | $I^{2} \mathrm{C}$ | $I^{2} \mathrm{C}$ interface n clock I/O input/output pin |
| SDAn | $1^{2} \mathrm{C}$ | $I^{2} \mathrm{C}$ interface n serial data $\mathrm{I} / \mathrm{O}$ input/output pin |
| SEGn | LCD | LCD Segment driver pin |
| SGAn | Sound Generator | Sound Generator amplitude output pin |
| SGAn_R | Sound Generator | Relocated Sound Generator amplitude output pin |
| SGOn | Sound Generator | Sound Generator sound/tone output pin |

MB966A0 Series

| Pin name | Feature |  |
| :--- | :--- | :--- |
| SGOn_R | Sound Generator | Relocated Sound Generator sound/tone output pin |
| SINn | USART | USART $n$ serial data input pin |
| SINn_R | USART | Relocated USART n serial data input pin |
| SOTn | USART | USART $n$ serial data output pin |
| SOTn_R | USART | Relocated USART n serial data output pin |
| TINn | Reload Timer | Reload Timer $n$ event input pin |
| TINn_R | Reload Timer | Relocated Reload Timer n event input pin |
| TOTn | Reload Timer | Reload Timer $n$ output pin |
| TOTn_R | Reload Timer | Relocated Reload Timer n output pin |
| TTGn | PPG | Programmable Pulse Generator $n$ trigger input pin |
| TXn | CAN | CAN interface $n$ TX output pin |
| Vn | LCD | LCD voltage reference pin |
| Vcc | Supply | Power supply pin |
| Vss | Supply | Power supply pin |
| WOT | RTC | Real Time clock output pin |
| WOT_R | RTC | Relocated Real Time clock output pin |
| X0 | Clock | Oscillator input pin |
| X0A | Clock | Subclock Oscillator input pin |
| X1 | Clock | Oscillator output pin |
| X1A | Clock | Subclock Oscillator output pin |

## 5. Pin Circuit Type

| Pin no. | I/O circuit type* | Pin name |
| :---: | :---: | :---: |
| 1 | Supply | Vss |
| 2 | F | C |
| 3 | P | P03_7 / INT1 / SIN1 / SEG40 |
| 4 | J | P13_0 / INT2 / SOT1 / SEG41 |
| 5 | P | P13_1/ INT3 / SCK1 / SEG42 |
| 6 | J | P13_2 / PPGO / TINO / FRCK1 / SEG43 |
| 7 | J | P13_3 / PPG1 / TOT0 / WOT / SEG44 |
| 8 | P | P13_4 / SIN0 / INT6 / SEG45 |
| 9 | H | P13_5 / SOT0 / ADTG / INT7 |
| 10 | M | P13_6 / SCKO / CKOTX0 |
| 11 | H | P13_7 / PPG2 / CKOT0 |
| 12 | N | P04_4 / PPG3 / SDA0 |
| 13 | N | P04_5 / PPG4 / SCL0 |
| 14 | I | P06_0 / AN0 / IN2_R / SCK5 |
| 15 | K | P06_1/ AN1 / IN3_R / SOT5 |
| 16 | I | P06_2 / AN2 / INT5 / SIN5 |
| 17 | K | P06_3 / AN3 / FRCK0 |
| 18 | K | P06_4 / AN4 / IN0 / TTG0 / TTG4 |
| 19 | K | P06_5 / AN5 / IN1 / TTG1 / TTG5 |
| 20 | K | P06_6 / AN6 / TIN1 / IN4_R |
| 21 | K | P06_7 / AN7 / TOT1 / IN5_R |
| 22 | Supply | AVcc |
| 23 | G | AVRH |
| 24 | G | AVRL |
| 25 | Supply | AVss |
| 26 | K | P05_0 / AN8 |
| 27 | K | P05_1/ AN9 |
| 28 | K | P05_2 / AN10 / OUT2 / SGO1 |
| 29 | K | P05_3 / AN11 / OUT3 / SGA1 |
| 30 | Supply | Vcc |
| 31 | Supply | Vss |
| 32 | K | P05_4 / AN12 / INT2_R / WOT_R |
| 33 | K | P05_5 / AN13 |
| 34 | K | P05_6 / AN14 / TIN2 / SGO1_R |
| 35 | K | P05_7 / AN15 / TOT2 / SGA1_R |
| 36 | R | P08_0 / PWM1P0 / AN16 |
| 37 | R | P08_1 / PWM1M0 / AN17 |


| Pin no. | I/O circuit type* | Pin name |
| :---: | :---: | :---: |
| 38 | R | P08_2 / PWM2P0 / AN18 |
| 39 | R | P08_3 / PWM2M0 / AN19 |
| 40 | R | P08_4/ PWM1P1 / AN20 |
| 41 | Supply | DVcc |
| 42 | Supply | DVss |
| 43 | R | P08_5 / PWM1M1 / AN21 |
| 44 | R | P08_6 / PWM2P1 / AN22 / PPG6_B |
| 45 | R | P08_7 / PWM2M1 / AN23 / PPG7_B |
| 46 | R | P09_0 / PWM1P2 / AN24 |
| 47 | R | P09_1 / PWM1M2 / AN25 |
| 48 | R | P09_2 / PWM2P2 / AN26 |
| 49 | R | P09_3 / PWM2M2 / AN27 |
| 50 | T | P09_4 / PWM1P3 / PPG12 |
| 51 | T | P09_5 / PWM1M3 / PPG13 |
| 52 | T | P09_6 / PWM2P3 / PPG14 |
| 53 | Supply | DVcc |
| 54 | Supply | DVss |
| 55 | T | P09_7 / PWM2M3 / PPG15 |
| 56 | S | P10_0 / PWM1P4 / SIN2 / TIN3 / INT11 / AN28 |
| 57 | R | P10_1 / PWM1M4 / SOT2 / TOT3 / AN29 |
| 58 | S | P10_2 / PWM2P4 / SCK2 / PPG6 / AN30 |
| 59 | R | P10_3 / PWM2M4 / PPG7 / AN31 |
| 60 | Supply | Vcc |
| 61 | Supply | Vss |
| 62 | O | DEBUG I/F |
| 63 | H | P17_0 |
| 64 | C | MD |
| 65 | A | X0 |
| 66 | A | X1 |
| 67 | Supply | Vss |
| 68 | B | P04_0 / X0A |
| 69 | B | P04_1/X1A |
| 70 | C | RSTX |
| 71 | J | P11_0 / COM0 |
| 72 | J | P11_1 / COM1 / PPG0_R |
| 73 | J | P11_2 / COM2 / PPG1_R |
| 74 | J | P11_3 / COM3 / PPG2_R |
| 75 | J | P11_4/SEG0 / PPG3_R |
| 76 | J | P11_5 / SEG1 / PPG4_R |


| Pin no. | I/O circuit type* | Pin name |
| :---: | :---: | :---: |
| 77 | J | P11_6 / SEG2 / FRCKO_R |
| 78 | J | P11_7 / SEG3 / INO_R |
| 79 | J | P12_0 / SEG4 / IN1_R |
| 80 | H | P12_1/ /TIN1_R / PPG0_B |
| 81 | H | P12_2 / TOT1_R / PPG1_B |
| 82 | J | P12_3 / SEG7 / OUT2_R |
| 83 | J | P12_4 / SEG8 / OUT3_R |
| 84 | J | P12_5 / SEG9 / TIN2_R / PPG2_B |
| 85 | J | P12_6 / SEG10 / TOT2_R / PPG3_B |
| 86 | J | P12_7 / SEG11 / INT1_R |
| 87 | J | P00_0 / SEG12 / INT3_R |
| 88 | J | P00_1/ SEG13 / INT4_R |
| 89 | J | P00_2 / SEG14 / INT5_R |
| 90 | Supply | Vcc |
| 91 | Supply | Vss |
| 92 | J | P00_3 / SEG15 / INT6_R |
| 93 | J | P00_4/SEG16 / INT7_R |
| 94 | J | P00_5 / SEG17 / IN6 / TTG2 / TTG6 |
| 95 | J | P00_6 / SEG18 / IN7 / TTG3 / TTG7 |
| 96 | J | P00_7 / SEG19 / SGO0 / INT14 |
| 97 | J | P01_0 / SEG20 / SGA0 |
| 98 | J | P01_1 / SEG21 / CKOT1 / OUT0 |
| 99 | J | P01_2 / SEG22 / CKOTX1 / OUT1 / INT15 |
| 100 | J | P01_3 / SEG23 / PPG5 |
| 101 | P | P01_4 / SEG24 / SIN4 / INT8 |
| 102 | J | P01_5 / SEG25 / SOT4 |
| 103 | P | P01_6 / SEG26 / SCK4 / TTG12 |
| 104 | J | P01_7 / SEG27 / CKOTX1_R / INT9 / TTG13 |
| 105 | J | P02_0 / SEG28 / CKOT1_R / INT10 / TTG14 |
| 106 | J | P02_1 / SEG29 / IN6_R / TTG15 |
| 107 | J | P02_2 / SEG30 / IN7_R / CKOTO_R / INT12 |
| 108 | J | P02_3 / SEG31 / SGO0_R / PPG12_B |
| 109 | J | P02_4 / SEG32 / SGA0_R / PPG13_B |
| 110 | P | P02_5 / SEG33 / OUT0_R / INT13 / SIN5_R |
| 111 | J | P02_6 / SEG34 / OUT1_R |
| 112 | J | P02_7 / SEG35 / PPG5_R |
| 113 | L | P03_0 / V0 / SEG36 / PPG4_B |
| 114 | L | P03_1 / V1 / SEG37 / PPG5_B |
| 115 | L | P03_2 / V2 / SEG38 / PPG14_B / SOT5_R |


| Pin no. | I/O circuit type* |  |
| :--- | :--- | :--- |
| 116 | Q | Pin name |
| 117 | M | P03_3 / V3 / SEG39 / PPG15_B / SCK5_R |
| 118 | H | P03_4 / RX0 / INT4 |
| 119 | H | P03_5 / TX0 |
| 120 | Supply | P03_6 / INT0 / NMI |

*: See "I/O Circuit Type" for details on the I/O circuit types.

MB966A0 Series

## 6. I/O Circuit Type



MB966A0 Series

| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| B |  | Low-speed oscillation circuit shared with GPIO functionality: <br> ■Feedback resistor = approx. 5.0M $\Omega$ <br> ■GPIO functionality selectable (CMOS level output (lol = 4 mA , І $\mathrm{IOH}_{\mathrm{O}}=-4 \mathrm{~mA}$ ), Automotive input with input shutdown function and programmable pull-up resistor) |
| C |  | CMOS hysteresis input pin |

MB966A0 Series

| Type |  | Remarks |
| :---: | :---: | :---: | :---: |
| F |  |  |
| S |  |  |


| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| J |  | ■CMOS level output $\left(\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}\right)$ <br> ■ Automotive input with input shutdown function <br> Programmable pull-up resistor <br> ■SEG or COM output |
| K |  | ■CMOS level output $\left(\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}\right)$ <br> ■ Automotive input with input shutdown function <br> ■Programmable pull-up resistor <br> ■Analog input |
| L |  | CMOS level output $\left(\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}\right)$ <br> ■ Automotive input with input shutdown function <br> ■Programmable pull-up resistor <br> ■Vn input or SEG output |


| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| M |  | -CMOS level output $(\mathrm{loL}=4 \mathrm{~mA}, \mathrm{IOH}=-4 \mathrm{~mA})$ <br> CMOS hysteresis input with input shutdown function <br> Programmable pull-up resistor |
| N |  | -CMOS level output $\left(\mathrm{IoL}=3 \mathrm{~mA}, \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}\right)$ <br> -CMOS hysteresis input with input shutdown function <br> ■ Programmable pull-up resistor <br> *: N-channel transistor has slew rate control according to $I^{2} \mathrm{C}$ spec, irrespective of usage. |
| 0 |  | ■Open-drain I/O <br> ■Output $25 \mathrm{~mA}, \mathrm{Vcc}=2.7 \mathrm{~V}$ <br> ■TTL input |


| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| P |  | ■CMOS level output $\left(\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}\right)$ <br> ■CMOS hysteresis inputs with input shutdown function <br> ■Programmable pull-up resistor <br> ■SEG or COM output |
| Q |  | CMOS level output $\left(\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}\right)$ <br> ■CMOS hysteresis inputs with input shutdown function <br> ■Programmable pull-up resistor <br> ■Vn input or SEG output |
| R |  | CMOS level output (programmable $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ and $\mathrm{I}_{\mathrm{OL}}=30 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{OH}}=-30 \mathrm{~mA}$ ) <br> ■ Automotive input with input shutdown function <br> Programmable pull-up / pull-down resistor <br> ■Analog input |


| Type | Circuit | Remarks |
| :---: | :---: | :---: |
| S |  | CMOS level output (programmable lol $=4 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \text { and } \mathrm{I}_{\mathrm{OL}}=30 \mathrm{~mA},$ $\left.\mathrm{I}_{\mathrm{OH}}=-30 \mathrm{~mA}\right)$ <br> CMOS hysteresis input with input shutdown function <br> Programmable pull-up / pull-down resistor <br> ■Analog input |
| T |  | CMOS level output (programmable $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \text { and } \mathrm{I}_{\mathrm{OL}}=30 \mathrm{~mA} \text {, }$ $\left.\mathrm{IOH}_{\mathrm{OH}}=-30 \mathrm{~mA}\right)$ <br> ■ Automotive input with input shutdown function <br> Programmable pull-up / pull-down resistor |

MB966A0 Series

## 7. Memory Map

| $\overline{\mathrm{FF}: \mathrm{FFFF}_{H}}$ | USER ROM*1 |
| :---: | :---: |
|  |  |
| DE:0000 ${ }_{\text {H }}$ |  |
| $\mathrm{DD:FFFF}_{\mathrm{H}}$ | Reserved |
|  |  |
| $\underline{10: 0000 H}$ |  |
| 0F:COOOH | Boot-ROM |
| $\underline{0 E: 9000 H}$ | Peripheral |
|  | Reserved |
| 01:0000 H |  |
| $\underline{00: 8000 H}$ | ROM/RAM MIRROR |
| RAMSTART0*2 | Internal RAM bank0 |
|  | Reserved |
| $\underline{00: 0 \mathrm{COOH}}$ |  |
| 00:0380H | Peripheral |
| 00:0180H | GPR*3 |
| 00:0100H | DMA |
| 00:00F0H | Reserved |
| 00:0000H | Peripheral |

*1: For details about USER ROM area, see "User ROM Memory Map For Flash Devices" on the following pages.
*2: For RAMSTART addresses, see the table on the next page.
*3: Unused GPR banks can be used as RAM area.
GPR: General-Purpose Register
The DMA area is only available if the device contains the corresponding resource.
The available RAM and ROM area depends on the device.

## 8. Ramstart Addresses

| Devices | Bank 0 <br> RAM size | RAMSTART0 |
| :--- | :--- | :--- |
| MB96F6A5 | 8 KB | $00: 6200_{\mathrm{H}}$ |
| MB96F6A6 | 16 KB | $00: 4200_{\mathrm{H}}$ |

MB966A0 Series

## 9. User ROM Memory Map for Flash Devices

|  |  | MB96F6A5 | MB96F6A6 |  |
| :---: | :---: | :---: | :---: | :---: |
| CPU mode address | Flash memory mode address | $\begin{gathered} \text { Flash size } \\ 128.5 \mathrm{~KB}+32 \mathrm{~KB} \end{gathered}$ | $\begin{gathered} \text { Flash size } \\ 256.5 \mathrm{~KB}+32 \mathrm{~KB} \\ \hline \end{gathered}$ |  |
| FF:FFFF ${ }_{\mathrm{H}}$ | 3F:FFFF ${ }_{H}$ | SA39-64KB | SA39-64KB |  |
| ${ }_{\text {FFF: }}^{\text {FFPFF }}$ |  |  |  |  |
| FE:FFFF ${ }_{H}$ <br> FE: $000 \mathrm{O}_{\mathrm{H}}$ | 3E:FFFF ${ }_{H}$ $3 \mathrm{E}: 000 \mathrm{O}_{\mathrm{H}}$ | SA38-64KB | SA38-64KB |  |
| FD:FFFF ${ }_{H}$ | 3D:FFFF ${ }_{H}$ |  | SA37-64KB | Bank A of Flash A |
| FD: $0000{ }_{H}$ | $3 \mathrm{D}: 0000{ }_{\mathrm{H}}$ |  | SA37-64KB |  |
| $\mathrm{FC:FFFF}_{\mathrm{H}}$ | 3C:FFFF ${ }_{\text {H }}$ |  | SA36-64KB |  |
| FB:FFFF ${ }_{H}$ |  |  |  |  |
|  |  | Reserved |  |  |
|  |  |  | Reserved |  |
| DF:A000 ${ }_{\text {H }}$ |  |  |  |  |
| DF:9FFF ${ }_{\text {H }}$ | 1F:9FFF ${ }_{\mathrm{H}}$ | SA4-8KB | SA4-8KB | Bank B of Flash A |
| DF: $8000{ }_{H}$ | 1F:8000 ${ }_{\mathrm{H}}$ |  |  |  |
| DF:7FFF ${ }_{\text {H }}$ | $1 \mathrm{~F}: 7 \mathrm{FFF}_{\mathrm{H}}$ | SA3-8KB | SA3-8KB |  |
| DF: $6000{ }_{\mathrm{H}}$ | 1F:6000 ${ }_{H}$ |  |  |  |
| DF:5FFF ${ }_{H}$ DF: $4000_{\mathrm{H}}$ | $1 \mathrm{~F}: 5 \mathrm{FFF} \mathrm{H}_{\mathrm{H}}$ $1 \mathrm{~F}: 4000_{\mathrm{H}}$ | SA2-8KB | SA2-8KB | Bank B of Fash A |
| DF:3FFF ${ }_{H}$ | $1 \mathrm{~F}: 3 \mathrm{FFF}_{\mathrm{H}}$ | SA1-8KB | SA1-8KB |  |
| DF: $2000_{\mathrm{H}}$ | 1F:2000 ${ }_{\mathrm{H}}$ |  |  |  |
| DF:1FFF ${ }_{\text {H }}$ | 1F:1FFF ${ }_{\text {H }}$ | SAS - 512B* | SAS - 512B* | Bank A of Flash A |
| DF:0000 ${ }_{\text {H }}$ | 1F:0000 ${ }_{\text {H }}$ |  |  |  |
| DE:FFFF ${ }_{\text {H }}$ |  | Reserved | Reserved |  |
| DE: $0000{ }_{H}$ |  |  |  |  |
| *: Physical address area of SAS-512B is from DF:0000 ${ }_{\text {н }}$ to DF:01FF ${ }_{\text {H }}$. Others (from DF:0200 ${ }_{H}$ to DF:1FFF ${ }_{H}$ ) is mirror area of SAS-512B. Sector SAS contains the ROM configuration block RCBA at CPU address DF:0000 $H_{H}-D F: 01 F_{H}$ SAS can not be used for $E^{2}$ PROM emulation. |  |  |  |  |

## 10.Serial Programming Communication Interface

USART pins for Flash serial programming ( $M D=0$, $D E B U G I / F=0$, Serial Communication mode)

| MB966A0 |  |  |
| :--- | :--- | :--- |
| Pin Number | USART Number | Normal Function |
| 8 | USART0 | SIN0 |
|  |  | SOT0 |
| 9 |  | SCK0 |
| 10 |  | USART1 |

## 11. Interrupt Vector Table

| Vector number | Offset in vector table | Vector name | Cleared by DMA | Index in ICR to program | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 3 FC H | CALLVO | No | - | CALLV instruction |
| 1 | $3 \mathrm{~F} 8_{\mathrm{H}}$ | CALLV1 | No | - | CALLV instruction |
| 2 | $3 \mathrm{~F} 4_{\mathrm{H}}$ | CALLV2 | No | - | CALLV instruction |
| 3 | 3 FOH | CALLV3 | No | - | CALLV instruction |
| 4 | $3 \mathrm{EC}_{H}$ | CALLV4 | No | - | CALLV instruction |
| 5 | 3E8H | CALLV5 | No | - | CALLV instruction |
| 6 | 3E4H | CALLV6 | No | - | CALLV instruction |
| 7 | $3 \mathrm{E} 0_{\mathrm{H}}$ | CALLV7 | No | - | CALLV instruction |
| 8 | $3 \mathrm{CC}_{\text {H }}$ | RESET | No | - | Reset vector |
| 9 | 3D8H | INT9 | No | - | INT9 instruction |
| 10 | 3D4 ${ }_{\text {H }}$ | EXCEPTION | No | - | Undefined instruction execution |
| 11 | $3 \mathrm{DOH}_{\mathrm{H}}$ | NMI | No | - | Non-Maskable Interrupt |
| 12 | $3 \mathrm{CCH}_{\text {H }}$ | DLY | No | 12 | Delayed Interrupt |
| 13 | $3 \mathrm{C} 8_{\mathrm{H}}$ | RC_TIMER | No | 13 | RC Clock Timer |
| 14 | $3 \mathrm{C} 4_{\mathrm{H}}$ | MC_TIMER | No | 14 | Main Clock Timer |
| 15 | $3 \mathrm{CO}_{\mathrm{H}}$ | SC_TIMER | No | 15 | Sub Clock Timer |
| 16 | $3 \mathrm{BC}_{H}$ | LVDI | No | 16 | Low Voltage Detector |
| 17 | 3B8H | EXTINTO | Yes | 17 | External Interrupt 0 |
| 18 | 3B4 ${ }_{H}$ | EXTINT1 | Yes | 18 | External Interrupt 1 |
| 19 | $3 \mathrm{~B} 0_{\mathrm{H}}$ | EXTINT2 | Yes | 19 | External Interrupt 2 |
| 20 | $3 \mathrm{AC}_{\mathrm{H}}$ | EXTINT3 | Yes | 20 | External Interrupt 3 |
| 21 | $3 \mathrm{~A} 8_{\mathrm{H}}$ | EXTINT4 | Yes | 21 | External Interrupt 4 |
| 22 | $3 \mathrm{~A} 4_{\mathrm{H}}$ | EXTINT5 | Yes | 22 | External Interrupt 5 |
| 23 | 3 AO H | EXTINT6 | Yes | 23 | External Interrupt 6 |
| 24 | $39 \mathrm{C}_{\mathrm{H}}$ | EXTINT7 | Yes | 24 | External Interrupt 7 |
| 25 | $398_{\text {H }}$ | EXTINT8 | Yes | 25 | External Interrupt 8 |
| 26 | $394_{\text {H }}$ | EXTINT9 | Yes | 26 | External Interrupt 9 |
| 27 | $39{ }_{\text {H }}$ | EXTINT10 | Yes | 27 | External Interrupt 10 |
| 28 | $38 \mathrm{C}_{\mathrm{H}}$ | EXTINT11 | Yes | 28 | External Interrupt 11 |
| 29 | $388_{\text {H }}$ | EXTINT12 | Yes | 29 | External Interrupt 12 |
| 30 | $384_{H}$ | EXTINT13 | Yes | 30 | External Interrupt 13 |
| 31 | $380_{\mathrm{H}}$ | EXTINT14 | Yes | 31 | External Interrupt 14 |
| 32 | $37 \mathrm{C}_{\mathrm{H}}$ | EXTINT15 | Yes | 32 | External Interrupt 15 |
| 33 | $378_{\text {H }}$ | CANO | No | 33 | CAN Controller 0 |
| 34 | $374_{H}$ | - | - | 34 | Reserved |
| 35 | $37{ }^{\text {H }}$ | - | - | 35 | Reserved |
| 36 | $36 \mathrm{C}_{\mathrm{H}}$ | - | - | 36 | Reserved |
| 37 | $368{ }_{\text {H }}$ | - | - | 37 | Reserved |
| 38 | $364_{H}$ | PPG0 | Yes | 38 | Programmable Pulse Generator 0 |
| 39 | $360_{\mathrm{H}}$ | PPG1 | Yes | 39 | Programmable Pulse Generator 1 |


| Vector number | Offset in vector table | Vector name | Cleared by DMA | Index in ICR to program | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 40 | $35 \mathrm{C}_{H}$ | PPG2 | Yes | 40 | Programmable Pulse Generator 2 |
| 41 | $358_{\text {H }}$ | PPG3 | Yes | 41 | Programmable Pulse Generator 3 |
| 42 | $354_{\text {H }}$ | PPG4 | Yes | 42 | Programmable Pulse Generator 4 |
| 43 | $350_{\text {H }}$ | PPG5 | Yes | 43 | Programmable Pulse Generator 5 |
| 44 | $34 \mathrm{C}_{\mathrm{H}}$ | PPG6 | Yes | 44 | Programmable Pulse Generator 6 |
| 45 | $348_{\text {H }}$ | PPG7 | Yes | 45 | Programmable Pulse Generator 7 |
| 46 | $344_{\text {H }}$ | - | - | 46 | Reserved |
| 47 | $340_{H}$ | - | - | 47 | Reserved |
| 48 | $33 \mathrm{C}_{\mathrm{H}}$ | - | - | 48 | Reserved |
| 49 | $338_{\text {H }}$ | - | - | 49 | Reserved |
| 50 | 334 ${ }_{\text {H }}$ | PPG12 | Yes | 50 | Programmable Pulse Generator 12 |
| 51 | $33 \mathrm{H}_{\mathrm{H}}$ | PPG13 | Yes | 51 | Programmable Pulse Generator 13 |
| 52 | $32 \mathrm{C}_{\mathrm{H}}$ | PPG14 | Yes | 52 | Programmable Pulse Generator 14 |
| 53 | 328H | PPG15 | Yes | 53 | Programmable Pulse Generator 15 |
| 54 | $324_{H}$ | - | - | 54 | Reserved |
| 55 | $32 \mathrm{H}_{\mathrm{H}}$ | - | - | 55 | Reserved |
| 56 | $31 \mathrm{C}_{\mathrm{H}}$ | - | - | 56 | Reserved |
| 57 | $318_{H}$ | - | - | 57 | Reserved |
| 58 | $314_{H}$ | RLTO | Yes | 58 | Reload Timer 0 |
| 59 | $31 \mathrm{O}_{\mathrm{H}}$ | RLT1 | Yes | 59 | Reload Timer 1 |
| 60 | $30 \mathrm{C}_{\mathrm{H}}$ | RLT2 | Yes | 60 | Reload Timer 2 |
| 61 | $308_{H}$ | RLT3 | Yes | 61 | Reload Timer 3 |
| 62 | $304_{H}$ | - | - | 62 | Reserved |
| 63 | $30 \mathrm{H}_{\mathrm{H}}$ | - | - | 63 | Reserved |
| 64 | 2 FC H | RLT6 | Yes | 64 | Reload Timer 6 |
| 65 | $2 \mathrm{~F} 8_{\mathrm{H}}$ | ICU0 | Yes | 65 | Input Capture Unit 0 |
| 66 | $2 \mathrm{~F} 4_{H}$ | ICU1 | Yes | 66 | Input Capture Unit 1 |
| 67 | 2 FOH | ICU2 | Yes | 67 | Input Capture Unit 2 |
| 68 | 2 EC H | ICU3 | Yes | 68 | Input Capture Unit 3 |
| 69 | 2E8 ${ }_{\text {H }}$ | ICU4 | Yes | 69 | Input Capture Unit 4 |
| 70 | 2E4H | ICU5 | Yes | 70 | Input Capture Unit 5 |
| 71 | $2 \mathrm{E} \mathrm{O}_{\mathrm{H}}$ | ICU6 | Yes | 71 | Input Capture Unit 6 |
| 72 | $2 \mathrm{DC}_{\mathrm{H}}$ | ICU7 | Yes | 72 | Input Capture Unit 7 |
| 73 | 2D8 ${ }_{\text {H }}$ | - | - | 73 | Reserved |
| 74 | 2D4 ${ }_{\text {H }}$ | - | - | 74 | Reserved |
| 75 | $2 \mathrm{DOH}_{H}$ | - | - | 75 | Reserved |
| 76 | ${ }^{2} \mathrm{CC}_{\mathrm{H}}$ | - | - | 76 | Reserved |
| 77 | ${ }^{2 \mathrm{C}} \mathrm{H}_{\mathrm{H}}$ | OCU0 | Yes | 77 | Output Compare Unit 0 |


| Vector number | Offset in vector table | Vector name | Cleared by DMA | Index in ICR to program | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 78 | ${ }^{2} \mathrm{C} 4{ }_{\mathrm{H}}$ | OCU1 | Yes | 78 | Output Compare Unit 1 |
| 79 | $2 \mathrm{CO}_{\mathrm{H}}$ | OCU2 | Yes | 79 | Output Compare Unit 2 |
| 80 | 2 BC H | OCU3 | Yes | 80 | Output Compare Unit 3 |
| 81 | 2B8H | - | - | 81 | Reserved |
| 82 | $2 \mathrm{~B} 4_{\mathrm{H}}$ | - | - | 82 | Reserved |
| 83 | 2 BO H | - - - | - | 83 | Reserved |
| 84 | $2 \mathrm{AC}_{H}$ | - | - | 84 | Reserved |
| 85 | $2 \mathrm{~A} 8_{\mathrm{H}}$ | - | - | 85 | Reserved |
| 86 | $2 \mathrm{~A} 4_{\mathrm{H}}$ | - | - | 86 | Reserved |
| 87 | $2 \mathrm{AO}_{\mathrm{H}}$ | - | - | 87 | Reserved |
| 88 | $29 \mathrm{C}_{\mathrm{H}}$ | - | - | 88 | Reserved |
| 89 | 298 ${ }_{\text {H }}$ | FRT0 | Yes | 89 | Free-Running Timer 0 |
| 90 | $294_{\mathrm{H}}$ | FRT1 | Yes | 90 | Free-Running Timer 1 |
| 91 | $290_{\text {H }}$ | - | - | 91 | Reserved |
| 92 | $28 \mathrm{C}_{\mathrm{H}}$ | $-$ | - | 92 | Reserved |
| 93 | $288{ }_{\text {H }}$ | RTC0 | No | 93 | Real Time Clock |
| 94 | $284_{\text {H }}$ | CALO | No | 94 | Clock Calibration Unit |
| 95 | 280 ${ }_{\text {H }}$ | SGO | No | 95 | Sound Generator 0 |
| 96 | $27 \mathrm{C}_{\mathrm{H}}$ | IIC0 | Yes | 96 | $1^{2} \mathrm{C}$ interface 0 |
| 97 | $278{ }_{\text {H }}$ | - | - | 97 | Reserved |
| 98 | $274{ }_{H}$ | ADC0 | Yes | 98 | A/D Converter 0 |
| 99 | $27{ }^{\text {H }}$ | - | - | 99 | Reserved |
| 100 | $26 \mathrm{C}_{H}$ | - | - | 100 | Reserved |
| 101 | 268H | LINR0 | Yes | 101 | LIN USART 0 RX |
| 102 | $264{ }_{H}$ | LINT0 | Yes | 102 | LIN USART 0 TX |
| 103 | 260 ${ }_{\text {H }}$ | LINR1 | Yes | 103 | LIN USART 1 RX |
| 104 | $25 \mathrm{C}_{\mathrm{H}}$ | LINT1 | Yes | 104 | LIN USART 1 TX |
| 105 | $258{ }_{\text {H }}$ | LINR2 | Yes | 105 | LIN USART 2 RX |
| 106 | 254 ${ }_{H}$ | LINT2 | Yes | 106 | LIN USART 2 TX |
| 107 | $250_{\text {H }}$ | - | - | 107 | Reserved |
| 108 | $24 \mathrm{C}_{\mathrm{H}}$ | - | - | 108 | Reserved |
| 109 | $248{ }_{\text {H }}$ | LINR4 | Yes | 109 | LIN USART 4 RX |
| 110 | $244_{H}$ | LINT4 | Yes | 110 | LIN USART 4 TX |
| 111 | $240_{\text {H }}$ | LINR5 | Yes | 111 | LIN USART 5 RX |
| 112 | $23 \mathrm{C}_{\mathrm{H}}$ | LINT5 | Yes | 112 | LIN USART 5 TX |
| 113 | 238 ${ }_{\text {H }}$ | - | - | 113 | Reserved |
| 114 | 234 ${ }_{\text {H }}$ | - | - | 114 | Reserved |
| 115 | $23 \mathrm{OH}_{H}$ | - | - | 115 | Reserved |


| Vector number | Offset in vector table | Vector name | Cleared by DMA | Index in ICR to program | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 116 | $22 \mathrm{C}_{\mathrm{H}}$ | - | - | 116 | Reserved |
| 117 | $228{ }_{\text {H }}$ | - | - | 117 | Reserved |
| 118 | $224_{\text {H }}$ | - | - | 118 | Reserved |
| 119 | $220_{H}$ | - | - | 119 | Reserved |
| 120 | $21 \mathrm{C}_{\mathrm{H}}$ | - | - | 120 | Reserved |
| 121 | $218_{\text {H }}$ | SG1 | No | 121 | Sound Generator 1 |
| 122 | $214_{H}$ | - | - | 122 | Reserved |
| 123 | $210_{H}$ | - | - | 123 | Reserved |
| 124 | ${ }^{20} \mathrm{C}_{\mathrm{H}}$ | - | - | 124 | Reserved |
| 125 | $208_{\text {H }}$ | - | - | 125 | Reserved |
| 126 | $204_{H}$ | - | - | 126 | Reserved |
| 127 | $20 \mathrm{O}_{\mathrm{H}}$ | - | - | 127 | Reserved |
| 128 | $1 \mathrm{FC}_{H}$ | - | - | 128 | Reserved |
| 129 | ${ }^{1 F 8}{ }_{\text {H }}$ | - | - | 129 | Reserved |
| 130 | $1 \mathrm{~F} 4_{\mathrm{H}}$ | - | - | 130 | Reserved |
| 131 | $\mathrm{1FO}_{\mathrm{H}}$ | - | - | 131 | Reserved |
| 132 | $1 \mathrm{EC}_{H}$ | - | - | 132 | Reserved |
| 133 | 1E8 ${ }_{\text {H }}$ | FLASHA | Yes | 133 | Flash memory A interrupt |
| 134 | 1E4H | - | - | 134 | Reserved |
| 135 | $1 \mathrm{EOH}_{\mathrm{H}}$ | - | - | 135 | Reserved |
| 136 | $1 \mathrm{DC}_{\mathrm{H}}$ | - | - | 136 | Reserved |
| 137 | 1D8 ${ }_{\text {H }}$ | - | - | 137 | Reserved |
| 138 | 1D4H | - | - | 138 | Reserved |
| 139 | 1D0 ${ }_{\text {H }}$ | ADCRC0 | No | 139 | A/D Converter 0 - Range Comparator |
| 140 | $1 \mathrm{CC}_{\mathrm{H}}$ | ADCPD0 | No | 140 | A/D Converter 0 - Pulse detection |
| 141 | ${ }^{1 \mathrm{C}} \mathrm{H}_{\mathrm{H}}$ | - | - | 141 | Reserved |
| 142 | $1 \mathrm{C} 4_{\text {H }}$ | - | - | 142 | Reserved |
| 143 | $1 \mathrm{CO}_{\mathrm{H}}$ | - | - | 143 | Reserved |

## 12. Handling Precautions

Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices.

### 12.1 Precautions for Product Design

This section describes precautions when designing electronic equipment using semiconductor devices.

- Absolute Maximum Ratings

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings.

■Recommended Operating Conditions
Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.
Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.
No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their sales representative beforehand.

- Processing and Protection of Pins

These precautions must be followed when handling the pins which connect semiconductor devices to power supply and input/output functions.
(1) Preventing Over-Voltage and Over-Current Conditions

Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the design stage.
(2) Protection of Output Pins

Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows. Such conditions if present for extended periods of time can damage the device.
Therefore, avoid this type of connection.
(3) Handling of Unused Input Pins

Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected through an appropriate resistance to a power supply pin or ground pin.

## - Latch-up

Semiconductor devices are constructed by the formation of P-type and N-type areas on a substrate. When subjected to abnormally high voltages, internal parasitic PNPN junctions (called thyristor structures) may be formed, causing large current levels in excess of several hundred mA to flow continuously at the power supply pin. This condition is called latch-up.
CAUTION: The occurrence of latch-up not only causes loss of reliability in the semiconductor device, but can cause injury or damage from high heat, smoke or flame. To prevent this from happening, do the following:
(1) Be sure that voltages applied to pins do not exceed the absolute maximum ratings. This should include attention to abnormal noise, surge levels, etc.
(2) Be sure that abnormal current flows do not occur during the power-on sequence.

■Observance of Safety Regulations and Standards
Most countries in the world have established standards and regulations regarding safety, protection from electromagnetic interference, etc. Customers are requested to observe applicable regulations and standards in the design of products.

## ■Fail-Safe Design

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

■ Precautions Related to Usage of Devices
Cypress semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).
CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

### 12.2 Precautions for Package Mounting

Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Cypress's recommended conditions. For detailed information about mount conditions, contact your sales representative.

■ Lead Insertion Type
Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket.
Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Cypress recommended mounting conditions.
If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting.

## - Surface Mount Type

Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges.
You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to Cypress mount packages in accordance with Cypress ranking of recommended conditions.

## ■ Lead-Free Packaging

CAUTION: When ball grid array (BGA) packages with $\mathrm{Sn}-\mathrm{Ag}-\mathrm{Cu}$ balls are mounted using $\mathrm{Sn}-\mathrm{Pb}$ eutectic soldering, junction strength may be reduced under some conditions of use.

## - Storage of Semiconductor Devices

Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following:
(1) Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight.
(2) Use dry boxes for product storage. Products should be stored below $70 \%$ relative humidity, and at temperatures between $5^{\circ} \mathrm{C}$ and $30^{\circ} \mathrm{C}$.
When you open Dry Package that recommends humidity $40 \%$ to $70 \%$ relative humidity.
(3) When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage.
(4) Avoid storing packages where they are exposed to corrosive gases or high levels of dust.

## ■Baking

Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking.
Condition: $125^{\circ} \mathrm{C} / 24 \mathrm{~h}$

- Static Electricity

Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions:
(1) Maintain relative humidity in the working environment between $40 \%$ and $70 \%$. Use of an apparatus for ion generation may be needed to remove electricity.
(2) Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment.
(3) Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of $1 \mathrm{M} \Omega$ ).
Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended.
(4) Ground all fixtures and instruments, or protect with anti-static measures.
(5) Avoid the use of styrofoam or other highly static-prone materials for storage of completed board assemblies.

### 12.3 Precautions for Use Environment

Reliability of semiconductor devices depends on ambient temperature and other conditions as described above.
For reliable performance, do the following:
(1) Humidity

Prolonged use in high humidity can lead to leakage in devices as well as printed circuit boards. If high humidity levels are anticipated, consider anti-humidity processing.
(2) Discharge of Static Electricity

When high-voltage charges exist close to semiconductor devices, discharges can cause abnormal operation. In such cases, use anti-static measures or processing to prevent discharges.
(3) Corrosive Gases, Dust, or Oil

Exposure to corrosive gases or contact with dust or oil may lead to chemical reactions that will adversely affect the device. If you use devices in such conditions, consider ways to prevent such exposure or to protect the devices.
(4) Radiation, Including Cosmic Radiation

Most devices are not designed for environments involving exposure to radiation or cosmic radiation. Users should provide shielding as appropriate.
(5) Smoke, Flame

CAUTION: Plastic molded devices are flammable, and therefore should not be used near combustible substances. If devices begin to smoke or burn, there is danger of the release of toxic gases.

Customers considering the use of Cypress products in other special environmental conditions should consult with sales representatives.

## 13.HANDLING DEVICES

## Special care is required for the following when handling the device:

- Latch-up prevention
- Unused pins handling
- External clock usage
- Notes on PLL clock mode operation
- Power supply pins (Vcc/Vss)
- Crystal oscillator and ceramic resonator circuit
- Turn on sequence of power supply to A/D converter and analog inputs
- Pin handling when not using the A/D converter
- Notes on Power-on
- Stabilization of power supply voltage
- SMC power supply pins
- Serial communication
- Mode Pin (MD)


## 1. Latch-up prevention

CMOS IC chips may suffer latch-up under the following conditions:

- A voltage higher than $\mathrm{V}_{\mathrm{CC}}$ or lower than $\mathrm{V}_{\mathrm{SS}}$ is applied to an input or output pin.
- A voltage higher than the rated voltage is applied between Vcc pins and Vss pins.
- The $\mathrm{AV}_{\mathrm{CC}}$ power supply is applied before the $\mathrm{V}_{\mathrm{CC}}$ voltage.

Latch-up may increase the power supply current dramatically, causing thermal damages to the device.
For the same reason, extra care is required to not let the analog power-supply voltage ( $A V_{c c}, A V R H$ ) exceed
the digital power-supply voltage.

## 2. Unused pins handling

Unused input pins can be left open when the input is disabled (corresponding bit of Port Input Enable register PIER = 0).
Leaving unused input pins open when the input is enabled may result in misbehavior and possible permanent damage of the device. To prevent latch-up, they must therefore be pulled up or pulled down through resistors which should be more than $2 k \Omega$..
Unused bidirectional pins can be set either to the output state and be then left open, or to the input state with either input disabled or external pull-up/pull-down resistor as described above.

## 3. External clock usage

The permitted frequency range of an external clock depends on the oscillator type and configuration.
See AC Characteristics for detailed modes and frequency limits. Single and opposite phase external clocks must be connected as follows:

## (1) Single phase external clock for Main oscillator

When using a single phase external clock for the Main oscillator, X0 pin must be driven and X1 pin left open.
And supply 1.8 V power to the external clock.


## (2) Single phase external clock for Sub oscillator

When using a single phase external clock for the Sub oscillator, "External clock mode" must be selected and X0A/P04_0 pin must be driven. X1A/P04_1 pin can be configured as GPIO.

## (3) Opposite phase external clock

When using an opposite phase external clock, X 1 ( X 1 A ) pins must be supplied with a clock signal which has the opposite phase to the X 0 (X0A) pins. Supply level on X0 and X1 pins must be 1.8 V .


## 4. Notes on PLL clock mode operation

If the microcontroller is operated with PLL clock mode and no external oscillator is operating or no external clock is supplied, the microcontroller attempts to work with the free oscillating PLL. Performance of this operation, however, cannot be guaranteed.

## 5. Power supply pins (Vcc/Vss)

It is required that all $\mathrm{V}_{\mathrm{CC}}$-level as well as all $\mathrm{V}_{\text {SS }}$-level power supply pins are at the same potential. If there is more than one $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\text {ss }}$ level, the device may operate incorrectly or be damaged even within the guaranteed operating range.
Vcc and Vss pins must be connected to the device from the power supply with lowest possible impedance.
The smoothing capacitor at Vcc pin must use the one of a capacity value that is larger than Cs.
Besides this, as a measure against power supply noise, it is required to connect a bypass capacitor of about $0.1 \mu \mathrm{~F}$ between Vcc and Vss pins as close as possible to Vcc and Vss pins.

## 6. Crystal oscillator and ceramic resonator circuit

Noise at X0, X1 pins or X0A, X1A pins might cause abnormal operation. It is required to provide bypass capacitors with shortest possible distance to $\mathrm{X} 0, \mathrm{X} 1$ pins and X0A, X1A pins, crystal oscillator (or ceramic resonator) and ground lines, and, to the utmost effort, that the lines of oscillation circuit do not cross the lines of other circuits.
It is highly recommended to provide a printed circuit board art work surrounding $\mathrm{X} 0, \mathrm{X} 1$ pins and $\mathrm{X} 0 \mathrm{~A}, \mathrm{X} 1 \mathrm{~A}$ pins with a ground area for stabilizing the operation.
It is highly recommended to evaluate the quartz/MCU or resonator/MCU system at the quartz or resonator manufacturer, especially when using low- $Q$ resonators at higher frequencies.

## 7. Turn on sequence of power supply to $A / D$ converter and analog inputs

It is required to turn the $A / D$ converter power supply ( $A V_{c c}, A V R H, A V R L$ ) and analog inputs (ANn) on after turning the digital power supply ( $\mathrm{V}_{\mathrm{cc}}$ ) on.
It is also required to turn the digital power off after turning the A/D converter supply and analog inputs off. In this case, AVRH must not exceed $A V_{c c}$. Input voltage for ports shared with analog input ports also must not exceed $A V_{C C}$ (turning the analog and digital power supplies simultaneously on or off is acceptable).

## 8. Pin handling when not using the $A / D$ converter

If the $A / D$ converter is not used, the power supply pins for $A / D$ converter should be connected such as $A V C C=V_{C C}, A V_{S S}=A V R H$ $=\mathrm{AVRL}=\mathrm{V}_{\mathrm{Ss}}$.

## 9. Notes on Power-on

To prevent malfunction of the internal voltage regulator, supply voltage profile while turning the power supply on should be slower than $50 \mu$ s from 0.2 V to 2.7 V .

## 10. Stabilization of power supply voltage

If the power supply voltage varies acutely even within the operation safety range of the $\mathrm{V}_{\mathrm{cc}}$ power supply voltage, a malfunction may occur. The $\mathrm{V}_{\mathrm{cc}}$ power supply voltage must therefore be stabilized. As stabilization guidelines, the power supply voltage must be stabilized in such a way that $\mathrm{V}_{\text {cc }}$ ripple fluctuations (peak to peak value) in the commercial frequencies ( 50 Hz to 60 Hz ) fall within $10 \%$ of the standard $\mathrm{V}_{\mathrm{CC}}$ power supply voltage and the transient fluctuation rate becomes $0.1 \mathrm{~V} / \mu \mathrm{s}$ or less in instantaneous fluctuation for power supply switching.

## 11. SMC power supply pins

All DVcc /DVss pins must be set to the same level as the Vcc /Vss pins.
Note that the SMC I/O pin state is undefined if $D V_{C C}$ is powered on and $V_{C C}$ is below $3 V$. To avoid this, $V_{C C}$ must always be powered on before $\mathrm{DV}_{\mathrm{cc}}$.
DVcc/DVss must be applied when using SMC I/O pin as GPIO.

## 12. Serial communication

There is a possibility to receive wrong data due to noise or other causes on the serial communication.
Therefore, design a printed circuit board so as to avoid noise.
Consider receiving of wrong data when designing the system. For example apply a checksum and retransmit the data if an error occurs.

## 13. Mode Pin (MD)

Connect the mode pin directly to Vcc or Vss pin. To prevent the device unintentionally entering test mode due to noise, lay out the printed circuit board so as to minimize the distance from the mode pin to Vcc or Vss pin and provide a low-impedance connection.

## 14. Electrical Characteristics

### 14.1 Absolute Maximum Ratings

| Parameter | Symbol | Condition | Rating |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Power supply voltage*1 | $\mathrm{V}_{\text {cc }}$ | - | $\mathrm{V}_{\text {Ss }}-0.3$ | $\mathrm{V}_{\text {SS }}+6.0$ | V |  |
| Analog power supply voltage ${ }^{\star 1}$ | $\mathrm{AV}_{\text {cc }}$ | - | $\mathrm{V}_{\text {ss }}-0.3$ | $\mathrm{V}_{\text {ss }}+6.0$ | V | $\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}{ }^{* 2}$ |
| Analog reference voltage ${ }^{\star 1}$ | AVRH, AVRL | - | $\mathrm{V}_{\text {ss }}-0.3$ | $\mathrm{V}_{\mathrm{ss}}+6.0$ | V | $\mathrm{AV}_{\mathrm{cc}} \geq \mathrm{AVRH}$, <br> $A V_{c c} \geq A V R L$, <br> AVRH $>$ AVRL <br> $A V R L \geq A V_{\text {ss }}$ |
| SMC Power supply*1 | DV ${ }_{\text {cc }}$ | - | $\mathrm{V}_{\text {Ss }}-0.3$ | $\mathrm{V}_{\text {SS }}+6.0$ | V | $\mathrm{V}_{\mathrm{cc}}=\mathrm{AV}_{\mathrm{cc}}=\mathrm{DV}_{\mathrm{cc}}{ }^{2}$ |
| LCD power supply voltage*1 | V0 to V3 | - | $\mathrm{V}_{\text {ss }}-0.3$ | $\mathrm{V}_{\text {ss }}+6.0$ | V | V0 to V3 must not exceed $\mathrm{V}_{\mathrm{CC}}$ |
| Input voltage*1 | $\mathrm{V}_{1}$ | - | $V_{\text {SS }}-0.3$ | $\mathrm{V}_{\text {SS }}+6.0$ | V | $\mathrm{V}_{1} \leq$ ( D$) \mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}^{* 3}$ |
| Output voltage*1 | $V_{0}$ | - | $\mathrm{V}_{\text {Ss }}-0.3$ | $\mathrm{V}_{\text {SS }}+6.0$ | V | $\mathrm{V}_{\mathrm{O}} \leq$ (D) $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}^{* 3}$ |
| Maximum Clamp Current | Iclamp | - | -4.0 | +4.0 | mA | Applicable to general purpose $I / O$ pins *4 |
| Total Maximum Clamp Current | $\Sigma\left\|l_{\text {clampl }}\right\|$ | - | - | 32 | mA | Applicable to general purpose I/O pins *4 |
| "L" level maximum output current | IoL | - | - | 15 | mA | Normal port |
|  | lolsme | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ | - | 52 | mA | High current port |
|  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 39 | mA |  |
|  |  | T $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | - | 32 | mA |  |
| "L" level average output current | Iolav | - | - | 4 | mA | Normal port |
|  | Iolavsmc | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ | - | 40 | mA | High current port |
|  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 30 | mA |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | - | 25 | mA |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ | - | 23 | mA |  |
| "L" level maximum overall output current | $\Sigma l_{\text {oL }}$ | - | - | 62 | mA | Normal port |
|  | $\Sigma l_{\text {OLSMC }}$ | - | - | 300 | mA | High current port |
| "L" level average overall | EloLav | - | - | 31 | mA | Normal port |
| output current | $\Sigma$ lolavsmc | - | - | 210 | mA | High current port |
| " H " level maximum output current | $\mathrm{l}_{\mathrm{OH}}$ | - | - | -15 | mA | Normal port |
|  | $\mathrm{I}_{\text {OHSMC }}$ | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ | - | -52 | mA | High current port |
|  |  | T $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | -39 | mA |  |
|  |  | T $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ | - | -30 | mA |  |
| " H " level average output current | Iohav | - | - | -4 | mA | Normal port |
|  | Iohavsmc | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ | - | -40 | mA | High current port |
|  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | -30 | mA |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | - | -25 | mA |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ | - | -23 | mA |  |
| " H " level maximum overall output current | $\Sigma \mathrm{l}_{\text {OH }}$ | - | - | -62 | mA | Normal port |
|  | $\Sigma$ lohsmc $^{\text {che }}$ | - | - | -300 | mA | High current port |
| " H " level average overall output current | $\Sigma \mathrm{l}_{\text {OHAV }}$ | - | - | -31 | mA | Normal port |
|  | $\Sigma \mathrm{l}_{\text {OHAVsMC }}$ | - | - | -210 | mA | High current port |
| Power consumption ${ }^{* 5}$ | $\mathrm{P}_{\mathrm{D}}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ | - | $357^{6}$ | mW |  |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{A}}$ | - | -40 | +105 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {STG }}$ | - | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |  |

${ }^{*} 1$ : This parameter is based on $V_{S S}=A V_{S S}=D V_{S S}=0 V$.
${ }^{*} 2$ : $A V_{C C}$ and $V_{C C}$ and $D V_{C c}$ must be set to the same voltage. It is required that $A V_{c c}$ does not exceed $V_{C C}, D V_{C C}$ and that the voltage at the analog inputs does not exceed $A V_{c c}$ when the power is switched on.
*3: $\mathrm{V}_{1}$ and $\mathrm{V}_{\mathrm{O}}$ should not exceed $\mathrm{V}_{\mathrm{C}}+0.3 \mathrm{~V}$. $\mathrm{V}_{1}$ should also not exceed the specified ratings. However if the maximum current to/from an input is limited by some means with external components, the I ICLAMP rating supersedes the $V_{1}$ rating. Input/Output voltages of high current ports depend on DV ${ }_{c c}$. Input/Output voltages of standard ports depend on $\mathrm{V}_{\mathrm{cc}}$.
*4: - Applicable to all general purpose I/O pins (Pnn_m).

- Use within recommended operating conditions.
- Use at DC voltage (current).
- The +B signal should always be applied a limiting resistance placed between the +B signal and the microcontroller.
- The value of the limiting resistance should be set so that when the +B signal is applied the input current to the microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods.
- Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the $\mathrm{V}_{\mathrm{cc}}$ pin, and this may affect other devices.
- Note that if a +B signal is input when the microcontroller power supply is off (not fixed at 0 V ), the power supply is provided from the pins, so that incomplete operation may result.
- Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset.
- The DEBUG I/F pin has only a protective diode against $V_{S S}$. Hence it is only permitted to input a negative clamping current ( 4 mA ). For protection against positive input voltages, use an external clamping diode which limits the input voltage to maximum 6.0V.
- Sample recommended circuits:

*5: The maximum permitted power dissipation depends on the ambient temperature, the air flow velocity and the thermal conductance of the package on the PCB.
The actual power dissipation depends on the customer application and can be calculated as follows:
$P_{D}=P_{I O}+P_{\text {INT }}$
$\mathrm{P}_{\mathrm{IO}}=\Sigma\left(\mathrm{V}_{\mathrm{OL}} \times \mathrm{l}_{\mathrm{OL}}+\mathrm{V}_{\mathrm{OH}} \times \mathrm{l}_{\mathrm{OH}}\right)(\mathrm{I} / \mathrm{O}$ load power dissipation, sum is performed on all I/O ports)
$P_{\text {INT }}=V_{C C} \times\left(I_{C C}+I_{A}\right)$ (internal power dissipation)
$I_{C C}$ is the total core current consumption into $V_{C C}$ as described in the "DC characteristics" and depends on the selected operation mode and clock frequency and the usage of functions like Flash programming.
$I_{A}$ is the analog current consumption into $A V_{C c}$.
*6: Worst case value for a package mounted on single layer PCB at specified $T_{A}$ without air flow.


## WARNING

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

### 14.2 Recommended Operating Conditions

| Parameter | Symbol | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| Power supply voltage | $\mathrm{V}_{\mathrm{cc}}$, <br> $\mathrm{AV}_{\mathrm{cc}}$, <br> DV ${ }_{c c}$ | 2.7 | - | 5.5 | V |  |
|  |  | 2.0 | - | 5.5 | V | Maintains RAM data in stop mode |
| Smoothing capacitor at C pin | Cs | 0.5 | 1.0 to 3.9 | 4.7 | $\mu \mathrm{F}$ | $1.0 \mu \mathrm{~F}$ (Allowance within $\pm 50 \%$ ) <br> $3.9 \mu \mathrm{~F}$ (Allowance within $\pm 20 \%$ ) <br> Please use the ceramic capacitor or the capacitor of the frequency response of this level. <br> The smoothing capacitor at $V_{c c}$ must use the one of a capacity value that is larger than C . |

## WARNING

The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.
Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.

MB966A0 Series
14.3 DC Characteristics
14.3.1 Current Rating
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ss}}=\mathrm{AV}_{\mathrm{ss}}=\mathrm{DV} \mathrm{Ss}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$


| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Power supply current in Sleep modes ${ }^{+1}$ | ICcspll |  | PLL Sleep mode with CLKS1/2 $=$ CLKP1/2 $=32 \mathrm{MHz}$ (CLKRC and CLKSC stopped) | - | 9.5 | - | mA | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 15 | mA | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | Iccsmain |  | Main Sleep mode with $\mathrm{CLKS} 1 / 2=\mathrm{CLKP} 1 / 2=4 \mathrm{MHz},$ <br> SMCR:LPMSS = 0 <br> (CLKPLL, CLKRC and CLKSC stopped) | - | 1.1 | - | mA | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 4.7 | mA | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | $\mathrm{I}_{\text {ccsrch }}$ |  | RC Sleep mode with CLKS1/2 $=$ CLKP $1 / 2=$ CLKRC $=2 \mathrm{MHz}$, SMCR:LPMSS = 0 (CLKMC, CLKPLL and CLKSC stopped) | - | 0.6 | - | mA | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 4.1 | mA | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | $\mathrm{I}_{\text {CCSRCL }}$ |  | RC Sleep mode with CLKS $1 / 2$ $=$ CLKP1/2 = CLKRC $=100 \mathrm{kHz}$ (CLKMC, CLKPLL and CLKSC stopped) | - | 0.07 | - | mA | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 2.9 | mA | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | I cossub | Vcc | Sub Sleep mode with CLKS1/2 = CLKP1/2 = 32kHz, (CLKMC, CLKPLL and CLKRC stopped) | - | 0.04 | - | mA | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 2.7 | mA | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
| Power supply current in Timer modes ${ }^{2}$ | $\mathrm{I}_{\text {CCTPLL }}$ |  | PLL Timer mode with CLKPLL $=32 \mathrm{MHz}$ (CLKRC and CLKSC stopped) | - | 1800 | 2250 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 3220 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | $\mathrm{I}_{\text {cctain }}$ |  | Main Timer mode with CLKMC $=4 \mathrm{MHz}$, SMCR:LPMSS = 0 (CLKPLL, CLKRC and CLKSC stopped) | - | 285 | 330 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 1200 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | $\mathrm{I}_{\text {ctirch }}$ |  | RC Timer mode with CLKRC $=2 \mathrm{MHz}$, SMCR:LPMSS = 0 (CLKPLL, CLKMC and CLKSC stopped) | - | 160 | 215 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 1110 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | $\mathrm{I}_{\text {Cctrac }}$ |  | RC Timer mode with CLKRC $=100 \mathrm{kHz}$ (CLKPLL, CLKMC and CLKSC stopped) | - | 35 | 75 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 910 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  | $\mathrm{I}_{\text {ctisub }}$ |  | Sub Timer mode with CLKSC $=32 \mathrm{kHz}$ (CLKMC, CLKPLL and CLKRC stopped) | - | 25 | 65 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 885 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |


| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Power supply current in Stop mode ${ }^{3}$ | $\mathrm{I}_{\mathrm{CHH}}$ | Vcc | - | - | 20 | 60 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 880 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
| Flash Power Down current | $I_{\text {CCFLASHPD }}$ |  | - | - | 36 | 70 | $\mu \mathrm{A}$ |  |
| Power supply current for active Low Voltage detector* | ICclvd |  | Low voltage detector enabled | - | 5 | - | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 12.5 | $\mu \mathrm{A}$ | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
| Flash Write/ Erase current ${ }^{* 5}$ | $\mathrm{I}_{\text {CCFLASH }}$ |  | - | - | 12.5 | - | mA | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |
|  |  |  |  | - | - | 20 | mA | $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |

*1: The power supply current is measured with a 4 MHz external clock connected to the Main oscillator and
a 32kHz external clock connected to the Sub oscillator. See chapter "Standby mode and voltage regulator control circuit" of the Hardware Manual for further details about voltage regulator control. Current for "On Chip Debugger" part is not included. Power supply current in Run mode does not include Flash Write / Erase current.
*2: The power supply current in Timer mode is the value when Flash is in Power-down / reset mode.
When Flash is not in Power-down / reset mode, ICCFLASHPD must be added to the Power supply current.
The power supply current is measured with a 4 MHz external clock connected to the Main oscillator and a 32 kHz external clock connected to the Sub oscillator. The current for "On Chip Debugger" part is not included.
*3: The power supply current in Stop mode is the value when Flash is in Power-down / reset mode.
When Flash is not in Power-down / reset mode, Iccflashpd must be added to the Power supply current.
*4: When low voltage detector is enabled, Icclvd must be added to Power supply current.
*5: When Flash Write / Erase program is executed, ICCFLASH must be added to Power supply current.
14.3.2 Pin Characteristics
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV}\right.$ CC $=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| "H" level input voltage | $\mathrm{V}_{\mathrm{IH}}$ | Port inputs <br> Pnn_m | - | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}} \\ & \times 0.7 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & V_{c c} \\ & +0.3 \end{aligned}$ | V | CMOS Hysteresis input |
|  |  |  | - | $\begin{aligned} & \hline V_{c c} \\ & \times 0.8 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \hline V_{c c} \\ & +0.3 \\ & \hline \end{aligned}$ | V | AUTOMOTIVE Hysteresis input |
|  | $\mathrm{V}_{\mathrm{Hx} \mathrm{OS}}$ | X0 | External clock in "Fast Clock Input mode" | $\begin{aligned} & \hline V D \\ & \times 0.8 \\ & \hline \end{aligned}$ | - | VD | V | $\mathrm{VD}=1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ |
|  | $\mathrm{V}_{\text {IHXOAS }}$ | X0A | External clock in "Oscillation mode" | $\begin{aligned} & \hline V_{c c} \\ & \times 0.8 \end{aligned}$ | - | $\begin{aligned} & \hline V_{c c} \\ & +0.3 \end{aligned}$ | V |  |
|  | $\mathrm{V}_{\text {IHR }}$ | RSTX | - | $\begin{aligned} & \hline V_{c c} \\ & \times 0.8 \end{aligned}$ | - | $\begin{aligned} & \hline V_{c c} \\ & +0.3 \end{aligned}$ | V | CMOS Hysteresis input |
|  | $\mathrm{V}_{\text {IHM }}$ | MD | - | $\begin{aligned} & \hline V_{c c} \\ & -0.3 \end{aligned}$ | - | $\begin{aligned} & \hline V_{c c} \\ & +0.3 \\ & \hline \end{aligned}$ | V | CMOS Hysteresis input |
|  | $\mathrm{V}_{\text {IHD }}$ | DEBUG I/F | - | 2.0 | - | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}} \\ & +0.3 \\ & \hline \end{aligned}$ | V | TTL Input |
| "L" level input voltage | VIL | Port inputs <br> Pnn_m | - | $\begin{aligned} & \mathrm{V}_{\mathrm{ss}} \\ & -0.3 \end{aligned}$ | - | $\begin{aligned} & V_{c c} \\ & \times 0.3 \\ & \hline \end{aligned}$ | V | CMOS Hysteresis input |
|  |  |  | - | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{ss}} \\ & -0.3 \end{aligned}$ | - | $\begin{aligned} & \hline V_{c c} \\ & \times 0.5 \end{aligned}$ | V | AUTOMOTIVE Hysteresis input |
|  | $\mathrm{V}_{\text {ILxos }}$ | X0 | External clock in "Fast Clock Input mode" | $\mathrm{V}_{\text {SS }}$ | - | $\begin{aligned} & \hline V D \\ & \times 0.2 \\ & \hline \end{aligned}$ | V | $\mathrm{VD}=1.8 \mathrm{~V} \pm 0.15 \mathrm{~V}$ |
|  | VIIXoas | X0A | External clock in <br> "Oscillation mode" | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{ss}} \\ & -0.3 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{cc}} \\ & \times 0.2 \\ & \hline \end{aligned}$ | V |  |
|  | $V_{\text {ILR }}$ | RSTX | - | $\begin{aligned} & \mathrm{V}_{\mathrm{ss}} \\ & -0.3 \end{aligned}$ | - | $\begin{aligned} & \hline V_{c \mathrm{c}} \\ & \times 0.2 \end{aligned}$ | V | CMOS Hysteresis input |
|  | $\mathrm{V}_{\text {ILM }}$ | MD | - | $\begin{aligned} & \mathrm{V}_{\mathrm{ss}} \\ & -0.3 \end{aligned}$ | - | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{ss}} \\ & +0.3 \\ & \hline \end{aligned}$ | V | CMOS Hysteresis input |
|  | VILD | DEBUG I/F | - | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{ss}} \\ & -0.3 \\ & \hline \end{aligned}$ | - | 0.8 | V | TTL Input |

MB966A0 Series


MB966A0 Series

| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Input leak current | $I_{\text {IL }}$ | Pnn_m | $\begin{aligned} & V_{\mathrm{SS}}<\mathrm{V}_{1}<\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{AV} V_{\mathrm{SS}}, \mathrm{AVRL}<\mathrm{V}_{1}<\mathrm{AV} \text { CC }, \mathrm{AVRH} \end{aligned}$ | -1 | - | +1 | $\mu \mathrm{A}$ | Single port pin except high current output I/O for SMC |
|  |  | $\begin{aligned} & \text { P08_m, } \\ & \text { P09_m, } \\ & \text { P10_m } \end{aligned}$ | $\begin{aligned} & \mathrm{DV}_{\mathrm{ss}}<\mathrm{V}_{1}<\mathrm{DV}_{\mathrm{CC}} \\ & \mathrm{AV} V_{\mathrm{ss},} \mathrm{AVRL}<\mathrm{V}_{1}<\mathrm{AV} \text { CC }, \mathrm{AVRH} \end{aligned}$ | -3 | - | + 3 | $\mu \mathrm{A}$ |  |
| Total LCD leak current | $\Sigma \\|_{\text {ILCD }}{ }^{\text {l }}$ | All SEG/ COM pin | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | - | 0.5 | 10 | $\mu \mathrm{A}$ | Maximum leakage current of all LCD pins |
| Internal LCD divide resistance | RLCD | Between V3 and V2, V 2 and V 1 , V1 and V0 | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 6.25 | 12.5 | 25 | $\mathrm{k} \Omega$ |  |
| Pull-up resistance value | $\mathrm{R}_{\text {PU }}$ | Pnn_m | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 10 \%$ | 25 | 50 | 100 | $\mathrm{k} \Omega$ |  |
| Pull-down resistance value | $\mathrm{R}_{\text {down }}$ | $\begin{aligned} & \text { P08_m, } \\ & \text { P09_m, } \\ & \text { P10_m } \end{aligned}$ | $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 10 \%$ | 25 | 50 | 100 | $\mathrm{k} \Omega$ |  |
| Input capacitance | $\mathrm{C}_{\text {IN }}$ | Other than C, <br> Vcc, <br> Vss, <br> DVcc, <br> DVss, <br> AVcc, <br> AVss, <br> AVRH, <br> AVRL, <br> P08_m, <br> P09_m, <br> P10_m | - | - | 5 | 15 | pF |  |
|  |  | $\begin{aligned} & \text { P08_m, } \\ & \text { P09_m, } \\ & \text { P10_m } \end{aligned}$ | - | - | 15 | 30 | pF |  |

*: In the case of driving stepping motor directly or high current outputs, set "1" to the bit in the Port High Drive Register (PHDRnn:HDx="1").

### 14.4 AC Characteristics

### 14.4.1 Main Clock Input Characteristics

| Parameter | Symbol | Pin name | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Input frequency | $\mathrm{f}_{\mathrm{C}}$ | $\begin{aligned} & \text { X0, } \\ & \text { X1 } \end{aligned}$ | 4 | - | 8 | MHz | When using a crystal oscillator, PLL off |
|  |  |  | - | - | 8 | MHz | When using an opposite phase external clock, PLL off |
|  |  |  | 4 | - | 8 | MHz | When using a crystal oscillator or opposite phase external clock, PLL on |
| Input frequency | $\mathrm{f}_{\mathrm{FCl}}$ | X0 | - | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL off |
|  |  |  | 4 | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL on |
| Input clock cycle | tcylh | - | 125 | - | - | ns |  |
| Input clock pulse width | $\begin{aligned} & \mathrm{P}_{\mathrm{wH}}, \\ & \mathrm{P}_{\mathrm{wL}} \end{aligned}$ | - | 55 | - | - | ns |  |

When using the crystal oscillator


The amplitude changes by resistance, capacity which added outside or the difference of the device.

## When using the extemal clock


14.4.2 Sub Clock Input Characteristics
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{CC}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV} \mathrm{VS}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Input frequency | $\mathrm{f}_{\mathrm{CL}}$ | $\begin{aligned} & \mathrm{XOA}, \\ & \mathrm{X} 1 \mathrm{~A} \end{aligned}$ | - | - | 32.768 | - | kHz | When using an oscillation circuit |
|  |  |  | - | - | - | 100 | kHz | When using an opposite phase external clock |
|  |  | X0A | - | - | - | 50 | kHz | When using a single phase external clock |
| Input clock cycle | $\mathrm{t}_{\text {cyLL }}$ | - | - | 10 | - | - | $\mu \mathrm{S}$ |  |
| Input clock pulse width | - | - | $\mathrm{P}_{\mathrm{wh}} / \mathrm{t}_{\text {cyul }}$, <br> Pw/ ${ }^{\text {tcyLL }}$ | 30 | - | 70 | \% |  |

When using the crystal oscillator

X0A,X1A


## When using the external clock


14.4.3 Built-in RC Oscillation Characteristics

$$
\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{CC}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| Clock frequency | $\mathrm{f}_{\mathrm{RC}}$ | 50 | 100 | 200 | kHz | When using slow frequency of RC oscillator |
|  |  | 1 | 2 | 4 | MHz | When using fast frequency of RC oscillator |
| RC clock stabilization time | $t_{\text {Rcstab }}$ | 80 | 160 | 320 | $\mu \mathrm{S}$ | When using slow frequency of RC oscillator <br> (16 RC clock cycles) |
|  |  | 64 | 128 | 256 | $\mu \mathrm{S}$ | When using fast frequency of RC oscillator (256 RC clock cycles) |

### 14.4.4 Internal Clock Timing

| Parameter | Symbol | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Internal System clock frequency (CLKS1 and CLKS2) | $\mathrm{f}_{\text {CLKS1 }}, \mathrm{f}_{\text {CLKS2 }}$ | - | 54 | MHz |
| Internal CPU clock frequency (CLKB), Internal peripheral clock frequency (CLKP1) | $\mathrm{f}_{\text {CLKB }}, \mathrm{f}_{\text {cLKP } 1}$ | - | 32 | MHz |
| Internal peripheral clock frequency (CLKP2) | $\mathrm{f}_{\text {CLKP2 }}$ | - | 32 | MHz |

14.4.5 Operating Conditions of PLL
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{CC}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{S S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| PLL oscillation stabilization wait time | tıock | 1 | - | 4 | ms | For CLKMC $=4 \mathrm{MHz}$ |
| PLL input clock frequency | $\mathrm{f}_{\text {PLII }}$ | 4 | - | 8 | MHz |  |
| PLL oscillation clock frequency | $\mathrm{fcLkvgoo}^{\text {d }}$ | 56 | - | 108 | MHz | Permitted VCO output frequency of PLL (CLKVCO) |
| PLL phase jitter | tpskEw | -5 | - | +5 | ns | $\begin{aligned} & \text { For CLKMC (PLL input clock) } \geq \\ & 4 \mathrm{MHz} \end{aligned}$ |

Deviation time from the ideal clock is assured per cycle out of 20,000 cycles.


Fast

### 14.4.6 Reset Input

$$
\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV} \mathrm{~V}_{\mathrm{CC}}=\mathrm{DV} \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV} \text { SS }=\mathrm{DV} \text { SS }=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Value |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |
| Reset input time | $\mathrm{t}_{\text {RSTL }}$ | RSTX | 10 | - | $\mu \mathrm{S}$ |
| Rejection of reset input time |  |  | 1 | - | $\mu \mathrm{S}$ |



### 14.4.7 Power-on Reset Timing

$$
\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV}_{\mathrm{CC}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Power on rise time | $\mathrm{t}_{\mathrm{R}}$ | Vcc | 0.05 | - | 30 | ms |
| Power off time | toff | Vcc | 1 | - | - | ms |



If the power supply is changed too rapidly, a power-on reset may occur. We recommend a smooth startup by restraining voltages when changing the power supply voltage during operation, as shown in the figure below.

14.4.8 USART Timing
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}\right)$

| Parameter | $\underset{\text { Symbo }}{ }$ | Pin name | Conditions | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}}<5.5 \mathrm{~V}$ |  | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {cc }}<4.5 \mathrm{~V}$ |  | $\underset{t}{\text { Uni }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max |  |
| Serial clock cycle time | tscyc | SCKn | Internal shift clock mode | $4 \mathrm{t}_{\text {CLKP1 }}$ | - | $4 \mathrm{t}_{\text {cLKP1 }}$ | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | tsLovi | $\begin{aligned} & \text { SCKn, } \\ & \text { SOTn } \end{aligned}$ |  | - 20 | + 20 | - 30 | + 30 | ns |
| SOT $\rightarrow$ SCK $\uparrow$ delay time | tovsh | SCKn, SOTn |  | $\begin{aligned} & \mathrm{N} \times \mathrm{t}_{\mathrm{t} \text { KFP } 1} \\ & -20 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \mathrm{N} \times \mathrm{t} \mathrm{c}, \text { KP1 } \\ & -30^{\prime} \\ & \hline \end{aligned}$ | - | ns |
| SIN $\rightarrow$ SCK $\uparrow$ setup time | $\mathrm{t}_{\text {IVSHI }}$ | SCKn, SINn |  | $\begin{aligned} & \mathrm{t}_{\mathrm{CLKP} 1} \\ & +45 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\mathrm{CLKP} 1} \\ & +55 \end{aligned}$ | - | ns |
| SCK $\uparrow \rightarrow$ SIN hold time | $\mathrm{t}_{\text {SHIXI }}$ | SCKn, SINn |  | 0 | - | 0 | - | ns |
| Serial clock "L" pulse width | $\mathrm{t}_{\text {SLSH }}$ | SCKn | External shift clock mode | $\begin{aligned} & \mathrm{t}_{\mathrm{CLKP} 1} \\ & +10 \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\text {CLKP1 } 1} \\ & +10 \end{aligned}$ | - | ns |
| Serial clock "H" pulse width | $\mathrm{t}_{\text {SHSL }}$ | SCKn |  | $\begin{aligned} & \mathrm{t}_{\mathrm{CLKP} 1} \\ & +10 \end{aligned}$ | - | $\begin{aligned} & t_{\text {CLKP1 }} \\ & +10 \\ & \hline \end{aligned}$ | - | ns |
| SCK $\downarrow \rightarrow$ SOT delay time | tslove | SCKn, SOTn |  | - | $\begin{aligned} & 2 \mathrm{t}_{\mathrm{CLKP1}} \\ & +45 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & 2 \mathrm{t}_{\mathrm{CLKP1}} \\ & +55 \\ & \hline \end{aligned}$ | ns |
| SIN $\rightarrow$ SCK $\uparrow$ setup time | tivSHE | SCKn, SINn |  | $\begin{aligned} & \mathrm{t}_{\mathrm{CLKP} /} / 2 \\ & +10 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\text {CLKPP }} / 2 \\ & +10 \\ & \hline \end{aligned}$ | - | ns |
| SCK $\uparrow \rightarrow$ SIN hold time | $\mathrm{t}_{\text {SHIXE }}$ | SCKn, SINn |  | $\begin{aligned} & \mathrm{t}_{\text {CLKP } 1} \\ & +10 \\ & \hline \end{aligned}$ | - | $\begin{aligned} & \mathrm{t}_{\text {CLKP1 }} \\ & +10 \\ & \hline \end{aligned}$ | - | ns |
| SCK fall time | $\mathrm{t}_{\mathrm{F}}$ | SCKn |  | - | 20 | - | 20 | ns |
| SCK rise time | $\mathrm{t}_{\mathrm{R}}$ | SCKn |  | - | 20 | - | 20 | ns |

Notes: - AC characteristic in CLK synchronized mode.

- $C_{L}$ is the load capacity value of pins when testing.
- Depending on the used machine clock frequency, the maximum possible baud rate can be limited by some parameters. These parameters are shown in "MB96600 series HARDWARE MANUAL".
- tclkp1 indicates the peripheral clock 1 (CLKP1), Unit: ns
- These characteristics only guarantee the same relocate port number.

For example, the combination of SCKn and SOTn_R is not guaranteed.
*: Parameter N depends on tscyc and can be calculated as follows:

- If tscyc $=2 \times k \times$ tclekp $^{\prime}$, then $\mathrm{N}=\mathrm{k}$, where k is an integer $>2$
- If $\mathrm{t}_{\mathrm{SCYc}}=(2 \times \mathrm{k}+1) \times \mathrm{t}_{\mathrm{CLKP1}}$, then $\mathrm{N}=\mathrm{k}+1$, where k is an integer $>1$

Examples:

| $\mathrm{t}_{\text {SCYC }}$ | N |
| :---: | :---: |
| $4 \times \mathrm{t}_{\text {CLKP } 1}$ | 2 |
| $5 \times \mathrm{t}_{\text {CLKP1 }}, 6 \times \mathrm{t}_{\text {CLKP } 1}$ | 3 |
| $7 \times \mathrm{t}_{\text {CLKP1 }}, 8 \times \mathrm{t}_{\text {CLKP } 1}$ | 4 |
| $\ldots$ | $\ldots$ |

MB966A0 Series


### 14.4.9 External Input Timing

$$
\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV}_{\mathrm{CC}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV} \mathrm{VS}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Value |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Input pulse width | $\begin{aligned} & \mathrm{t}_{\mathrm{NNH}}, \\ & \mathrm{t}_{\mathrm{NL}}, \end{aligned}$ | Pnn_m | $\begin{aligned} & 2 \mathrm{t}_{\text {CLKP } 1}+200 \\ & \left(\mathrm{t}_{\text {CLKRP } 1}=\right. \\ & 1 / \mathrm{f}_{\text {GLKP1 } 1}{ }^{*} \end{aligned}$ | -- | ns | General Purpose I/O |
|  |  | ADTG |  |  |  | A/D Converter trigger input |
|  |  | TINn, TINn_R |  |  |  | Reload Timer |
|  |  | TTGn |  |  |  | PPG trigger input |
|  |  | FRCKn, FRCKn_R |  |  |  | Free-Running Timer input clock |
|  |  | INn, INn_R |  |  |  | Input Capture |
|  |  | INTn, INTn_R | 200 |  | ns | External Interrupt |
|  |  | NMI | 200 |  | ns | Non-Maskable Interrupt |

*: tcLKP1 indicates the peripheral clock1 (CLKP1) cycle time except stop when in stop mode.


### 14.4.10 $r^{2} C$ Timing

$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Conditions | Typical mode |  | High-speed mode** |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| SCL clock frequency | $\mathrm{f}_{\text {SCL }}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF}, \\ & \mathrm{R}=\left(\mathrm{Vp} / \mathrm{loL}_{\mathrm{L}}\right)^{\star 1} \end{aligned}$ | 0 | 100 | 0 | 400 | kHz |
| (Repeated) START condition hold time SDA $\downarrow \rightarrow$ SCL $\downarrow$ | $t_{\text {HDSTA }}$ |  | 4.0 | - | 0.6 | - | $\mu \mathrm{S}$ |
| SCL clock "L" width | tıow |  | 4.7 | - | 1.3 | - | $\mu \mathrm{S}$ |
| SCL clock "H" width | $\mathrm{t}_{\text {HIGH }}$ |  | 4.0 | - | 0.6 | - | $\mu \mathrm{S}$ |
| (Repeated) START condition setup time SCL $\uparrow \rightarrow$ SDA $\downarrow$ | $\mathrm{t}_{\text {Susta }}$ |  | 4.7 | - | 0.6 | - | $\mu \mathrm{S}$ |
| $\begin{aligned} & \text { Data hold time } \\ & \text { SCL } \downarrow \rightarrow \text { SDA } \downarrow \uparrow \end{aligned}$ | $\mathrm{thdoat}^{\text {a }}$ |  | 0 | $3.45{ }^{\text {² }}$ | 0 | $0.9 * 3$ | $\mu \mathrm{S}$ |
| $\begin{aligned} & \text { Data setup time } \\ & \text { SDA } \downarrow \uparrow \rightarrow \mathrm{SCL} \uparrow \end{aligned}$ | $\mathrm{t}_{\text {sudat }}$ |  | 250 | - | 100 | - | ns |
| STOP condition setup time SCL $\uparrow \rightarrow$ SDA $\uparrow$ | tsusto |  | 4.0 | - | 0.6 | - | $\mu \mathrm{S}$ |
| Bus free time between "STOP condition" and "START condition" | $\mathrm{t}_{\text {bus }}$ |  | 4.7 | - | 1.3 | - | $\mu \mathrm{S}$ |
| Pulse width of spikes which will be suppressed by input noise filter | $\mathrm{tsp}_{\text {s }}$ | - | 0 | ${ }_{\mathrm{t}_{\mathrm{CLKP}}}^{(1-1.5)} \times{ }^{* 5} \times$ | 0 | $\text { tclKPP }^{(1-1.5)} \times$ | ns |

*1: R and $C_{L}$ represent the pull-up resistance and load capacitance of the SCL and SDA lines, respectively. Vp indicates the power supply voltage of the pull-up resistance and lol indicates Vol guaranteed current.
*2: The maximum thddat only has to be met if the device does not extend the "L" width (tlow) of the SCL signal.
*3: A high-speed mode $I^{2} \mathrm{C}$ bus device can be used on a standard mode $\mathrm{I}^{2} \mathrm{C}$ bus system as long as the device satisfies the requirement of "tsudat $\geq 250 \mathrm{~ns}$ ".
*4: For use at over 100 kHz , set the peripheral clock1 (CLKP1) to at least 6MHz.
*5: tcLKP1 indicates the peripheral clock1 (CLKP1) cycle time.


MB966A0 Series

### 14.5 A/D Converter

14.5.1 Electrical Characteristics for the $A / D$ Converter
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{CC}_{\mathrm{CC}}=2.7 \mathrm{~V}\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $\left.+105^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Pin name | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Resolution | - | - | - | - | 10 | bit |  |
| Total error | - | - | - 3.0 | - | +3.0 | LSB |  |
| Nonlinearity error | - | - | - 2.5 | - | + 2.5 | LSB |  |
| Differential Nonlinearity error | - | - | -1.9 | - | + 1.9 | LSB |  |
| Zero transition voltage | $\mathrm{V}_{\text {о }}$ | ANn | Typ - 20 | $\begin{aligned} & \text { AVRL } \\ & +0.5 \mathrm{LSB} \\ & \hline \end{aligned}$ | Typ + 20 | mV |  |
| Full scale transition voltage | $V_{\text {FST }}$ | ANn | Typ - 20 | $\begin{aligned} & \text { AVRH } \\ & -1.5 \mathrm{LSB} \end{aligned}$ | Typ + 20 | mV |  |
| Compare time* | - | - | 1.0 | - | 5.0 | $\mu \mathrm{S}$ | $4.5 \mathrm{~V} \leq \mathrm{AV}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | 2.2 | - | 8.0 | $\mu \mathrm{S}$ | $2.7 \mathrm{~V} \leq \mathrm{AV}_{\mathrm{cc}}<4.5 \mathrm{~V}$ |
| Sampling time* | - | - | 0.5 | - | - | $\mu \mathrm{S}$ | $4.5 \mathrm{~V} \leq \mathrm{AV}_{\mathrm{cc}} \leq 5.5 \mathrm{~V}$ |
|  |  |  | 1.2 | - | - | $\mu \mathrm{S}$ | $2.7 \mathrm{~V} \leq \mathrm{AV}_{\mathrm{cc}}<4.5 \mathrm{~V}$ |
| Power supply current | $\mathrm{I}_{\mathrm{A}}$ | $\mathrm{AV}_{\text {cc }}$ | - | 2.0 | 3.1 | mA | A/D Converter active |
|  | $\mathrm{I}_{\text {AH }}$ |  | - | - | 3.3 | $\mu \mathrm{A}$ | A/D Converter not operated |
| Reference power supply current (between AVRH and AVRL) | $\mathrm{I}_{\mathrm{R}}$ | AVRH | - | 520 | 810 | $\mu \mathrm{A}$ | A/D Converter active |
|  | $\mathrm{I}_{\text {RH }}$ |  | - | - | 1.0 | $\mu \mathrm{A}$ | A/D Converter not operated |
| Analog input capacity | Cvin | AN0 to 15 | - | - | 16.0 | pF | Normal outputs |
|  |  | AN16 to 31 | - | - | 17.8 | pF | High current outputs |
| Analog impedance | Rvin | ANn | - | - | 2050 | $\Omega$ | $4.5 \mathrm{~V} \leq \mathrm{AV}_{\text {cc }} \leq 5.5 \mathrm{~V}$ |
|  |  |  | - | - | 3600 | $\Omega$ | $2.7 \mathrm{~V} \leq \mathrm{AV}$ cc $<4.5 \mathrm{~V}$ |
| Analog port input current (during conversion) | $\mathrm{I}_{\text {AIN }}$ | AN0 to 15 | -0.3 | - | + 0.3 | $\mu \mathrm{A}$ |  |
|  |  | AN16 to 31 | - 3.0 | - | + 3.0 | $\mu \mathrm{A}$ | $A V_{c c}, A V R H$ |
| Analog input voltage | $\mathrm{V}_{\text {AIN }}$ | ANn | AVRL | - | AVRH | V |  |
| Reference voltage range | - | AVRH | $\begin{aligned} & \hline \mathrm{AV}_{\mathrm{CC}} \\ & -0.1 \end{aligned}$ | - | $\mathrm{AV}_{\text {cc }}$ | V |  |
|  | - | AVRL | $\mathrm{AV}_{\text {Ss }}$ | - | $\begin{aligned} & \hline \mathrm{AV}_{\mathrm{SS}} \\ & +0.1 \\ & \hline \end{aligned}$ | V |  |
| Variation between channels | - | ANn | - | - | 4.0 | LSB |  |

*: Time for each channel.
14.5.2 Accuracy and Setting of the $A / D$ Converter Sampling Time

If the external impedance is too high or the sampling time too short, the analog voltage charged to the internal sample and hold capacitor is insufficient, adversely affecting the A/D conversion precision.

To satisfy the A/D conversion precision, a sufficient sampling time must be selected. The required sampling time (Tsamp) depends on the external driving impedance Rext, the board capacitance of the $A / D$ converter input pin $C_{\text {ext }}$ and the $A V_{c c}$ voltage level. The following replacement model can be used for the calculation:

$\mathrm{R}_{\text {ext }}$ : External driving impedance
$\mathrm{C}_{\text {ext: }}$ : Capacitance of PCB at A/D converter input
Cvin: Analog input capacity (I/O, analog switch and ADC are contained)
Rvin: Analog input impedance (I/O, analog switch and ADC are contained)

The following approximation formula for the replacement model above can be used:
Tsamp $=7.62 \times\left(\right.$ Rext $\times$ Cext $+\left(\right.$ Rext $\left.\left.+R_{\text {VIN }}\right) \times C_{\text {VIN }}\right)$
■Do not select a sampling time below the absolute minimum permitted value.
( $0.5 \mu \mathrm{~s}$ for $4.5 \mathrm{~V} \leq \mathrm{AV}_{\mathrm{Cc}} \leq 5.5 \mathrm{~V}, 1.2 \mu \mathrm{~s}$ for $2.7 \mathrm{~V} \leq \mathrm{AV}_{\mathrm{CC}}<4.5 \mathrm{~V}$ )
■ If the sampling time cannot be sufficient, connect a capacitor of about $0.1 \mu \mathrm{~F}$ to the analog input pin.
■ A big external driving impedance also adversely affects the A/D conversion precision due to the pin input leakage current IIL (static current before the sampling switch) or the analog input leakage current IAIN (total leakage current of pin input and comparator during sampling). The effect of the pin input leakage current IIL cannot be compensated by an external capacitor.

■The accuracy gets worse as |AVRH - AVRL| becomes smaller.

### 14.5.3 Definition of $A / D$ Converter Terms

Resolution : Analog variation that is recognized by an A/D converter.
Nonlinearity error : Deviation of the actual conversion characteristics from a straight line that connects the zero transition point (0b0000000000 $\longleftrightarrow$ Ob0000000001) to the full-scale transition point (0b1111111110 $\longleftrightarrow$ Ob1111111111).
Differential nonlinearity error : Deviation from the ideal value of the input voltage that is required to change the output code by 1LSB.
Total error : Difference between the actual value and the theoretical value. The total error includes zero transition error, full-scale transition error and nonlinearity error.
Zero transition voltage: Input voltage which results in the minimum conversion value.
Full scale transition voltage: Input voltage which results in the maximum conversion value.



MB966A0 Series

### 14.6 High Current Output Slew Rate

$$
\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV} \mathrm{C}_{\mathrm{CC}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter | Symbol | Pin name | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |  |
| Output rise/fall time | $\begin{aligned} & \mathrm{t}_{\mathrm{R} 30}, \\ & \mathrm{t}_{\mathrm{F} 30} \end{aligned}$ | $\begin{aligned} & \text { P08_m, } \\ & \text { P09_m, } \\ & \text { P10_m } \end{aligned}$ | Outputs driving strength set to "30mA" | 15 | - | 75 | ns | $\mathrm{C}_{\mathrm{L}}=85 \mathrm{pF}$ |



### 14.7 Low Voltage Detection Function Characteristics

| Parameter | Symbol | Conditions | Value |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Detected voltage** | $V_{\text {DLo }}$ | CILCR:LVL $=0000{ }_{\text {B }}$ | 2.70 | 2.90 | 3.10 | V |
|  | $\mathrm{V}_{\mathrm{DL1}}$ | CILCR:LVL $=0001_{\text {B }}$ | 2.79 | 3.00 | 3.21 | V |
|  | $V_{\text {DL2 }}$ | CILCR:LVL $=0010_{\text {B }}$ | 2.98 | 3.20 | 3.42 | V |
|  | $\mathrm{V}_{\mathrm{DL} 3}$ | CILCR:LVL $=0011_{B}$ | 3.26 | 3.50 | 3.74 | V |
|  | $\mathrm{V}_{\text {DL4 }}$ | CILCR:LVL $=0100{ }_{\text {B }}$ | 3.45 | 3.70 | 3.95 | V |
|  | $\mathrm{V}_{\mathrm{DL5}}$ | CILCR:LVL $=0111_{\text {B }}$ | 3.73 | 4.00 | 4.27 | V |
|  | $\mathrm{V}_{\text {DL6 }}$ | CILCR:LVL $=1001_{\text {B }}$ | 3.91 | 4.20 | 4.49 | V |
| Power supply voltage change rate ${ }^{2}$ | dV/dt | - | - 0.004 | - | + 0.004 | V/us |
| Hysteresis width | $\mathrm{V}_{\text {HYS }}$ | CILCR:LVHYS=0 | - | - | 50 | mV |
|  |  | CILCR:LVHYS=1 | 80 | 100 | 120 | mV |
| Stabilization time | $\mathrm{T}_{\text {LVdStab }}$ | - | - | - | 75 | $\mu \mathrm{S}$ |
| Detection delay time | $\mathrm{t}_{\text {d }}$ | - | - | - | 30 | $\mu \mathrm{S}$ |

*1: If the power supply voltage fluctuates within the time less than the detection delay time ( $\mathrm{t}_{\mathrm{d}}$ ), there is a possibility that the low voltage detection will occur or stop after the power supply voltage passes the detection range.
*2: In order to perform the low voltage detection at the detection voltage ( $V_{D L X}$ ), be sure to suppress fluctuation of the power supply voltage within the limits of the change ration of power supply voltage.



### 14.8 Flash Memory Write/Erase Characteristics

$$
\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV} \mathrm{~V}_{\mathrm{CC}}=\mathrm{DV} \mathrm{CC}_{\mathrm{CC}}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV}_{\mathrm{SS}}=\mathrm{DV}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right)
$$

| Parameter |  | Conditions | Value |  |  | Unit | Remarks |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| Sector erase time | Small Sector |  | - | - | 0.4 | 2.1 | S | Includes write time prior to internal erase. |
|  | Security Sector | - | - | 0.31 | 1.65 | s |  |  |
| Word (16-bit) write |  | - | - | 25 | 400 | $\mu \mathrm{S}$ | Not including system-level overhead time. |  |
| Chip erase time |  | - | - | 8.31 | 40.05 | s | Includes write time prior to internal erase. |  |

Note: While the Flash memory is written or erased, shutdown of the external power ( $\mathrm{V}_{\mathrm{Cc}}$ ) is prohibited. In the application system where the external power $\left(\mathrm{V}_{\mathrm{cc}}\right)$ might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function.
To put it concrete, change the external power in the range of change ration of power supply voltage $(-0.004 \mathrm{~V} / \mu \mathrm{s}$ to $+0.004 \mathrm{~V} / \mu \mathrm{s})$ after the external power falls below the detection voltage $\left(\mathrm{V}_{\mathrm{DLX}}\right)^{*+}$.

Write/Erase cycles and data hold time

| Write/Erase cycles <br> (cycle) | Data hold time <br> (year) |
| :--- | :--- |
| 1,000 | $20^{2}$ |
| 10,000 | $10^{2}$ |
| 100,000 | $5^{-2}$ |

*1: See "14.7. Low Voltage Detection Function Characteristics".
*2: This value comes from the technology qualification (using Arrhenius equation to translate high temperature measurements into normalized value at $+85^{\circ} \mathrm{C}$ ).

MB966A0 Series

## 15. Example Characteristics

This characteristic is an actual value of the arbitrary sample. It is not the guaranteed value.





■Used setting

| Mode | Selected Source Clock | Clock/Regulator and FLASH Settings |
| :---: | :---: | :---: |
| Run mode | PLL | CLKS1 $=$ CLKS2 $=$ CLKB $=$ CLKP1 $=$ CLKP2 $=32 \mathrm{MHz}$ |
|  | Main osc. | CLKS1 $=$ CLKS2 $=$ CLKB $=$ CLKP1 $=$ CLKP2 $=4 \mathrm{MHz}$ |
|  | RC clock fast | CLKS1 $=$ CLKS2 $=$ CLKB $=$ CLKP1 $=$ CLKP2 $=2 \mathrm{MHz}$ |
|  | RC clock slow | CLKS1 $=$ CLKS2 $=$ CLKB $=$ CLKP1 $=$ CLKP2 $=100 \mathrm{kHz}$ |
|  | Sub osc. | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 32kHz |
| Sleep mode | PLL | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 32MHz Regulator in High Power Mode, (CLKB is stopped in this mode) |
|  | Main osc. | CLKS1 $=$ CLKS2 $=$ CLKP1 $=$ CLKP2 $=4 \mathrm{MHz}$ Regulator in High Power Mode, (CLKB is stopped in this mode) |
|  | RC clock fast | CLKS1 $=$ CLKS2 $=$ CLKP1 $=$ CLKP2 $=2 \mathrm{MHz}$ <br> Regulator in High Power Mode, <br> (CLKB is stopped in this mode) |
|  | RC clock slow | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 100kHz <br> Regulator in Low Power Mode, <br> (CLKB is stopped in this mode) |
|  | Sub osc. | CLKS1 = CLKS2 $=$ CLKP1 $=$ CLKP2 $=32 \mathrm{kHz}$ <br> Regulator in Low Power Mode, <br> (CLKB is stopped in this mode) |
| Timer mode | PLL | CLKMC $=4 \mathrm{MHz}$, CLKPLL $=32 \mathrm{MHz}$ <br> (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode |
|  | Main osc. | CLKMC $=4 \mathrm{MHz}$ <br> (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode |
|  | RC clock fast | CLKMC $=2 \mathrm{MHz}$ <br> (System clocks are stopped in this mode) <br> Regulator in High Power Mode, <br> FLASH in Power-down / reset mode |
|  | RC clock slow | CLKMC $=100 \mathrm{kHz}$ <br> (System clocks are stopped in this mode) <br> Regulator in Low Power Mode, <br> FLASH in Power-down / reset mode |
|  | Sub osc. | CLKMC $=32 \mathrm{kHz}$ <br> (System clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode |
| Stop mode | stopped | (All clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode |

## 16. Ordering Information

MCU with CAN controller

| Part number | Flash memory | Package $^{*}$ |
| :--- | :--- | :--- |
| MB96F6A5RBPMC-GSE1 | Flash A | 120-pin plastic LQFP |
| MB96F6A5RBPMC-GSE2 | (160.5KB) | (FPT-120P-M21) |

*: For details about package, see "Package Dimension".

MCU without CAN controller

| Part number | Flash memory | Package $^{\star}$ |
| :--- | :--- | :--- |
| MB96F6A5ABPMC-GSE1 | Flash A |  |
| (160.5KB) | 120-pin plastic LQFP <br> (FPT-120P-M21) |  |
| MB96F6A5ABPMC-GSE2 | (10.- |  |

*: For details about package, see "Package Dimension".

MB966A0 Series

## 17.Package Dimension

| 120-pin plastic LQFP | Lead pitch | 0.50 mm |
| :---: | :---: | :---: |
|  | Package width $\times$ <br> package length | $16.0 \times 16.0 \mathrm{~mm}$ |
| Lead shape | Gullwing |  |
|  | Sealing method | Plastic mold |
|  | 1.70 mm MAX |  |
|  | Weight <br> (FPT-120P-M21) | 0.88 g |



## 18. Major Changes

Spansion Publication Number: MB96F6A6-DS704-00010

| Page | Section | Change Results |
| :---: | :---: | :---: |
| Revision 1.0 |  |  |
| - | - | PRELIMINARY $\rightarrow$ Data sheet |
| 2 | Features | Changed the description of "System clock" <br> Up to 16 MHz external clock for devices with fast clock input feature $\rightarrow$ <br> Up to 8 MHz external clock for devices with fast clock input feature |
| 3 |  | Changed the description of "Free-Running Timers" <br> Signals an interrupt on overflow <br> $\rightarrow$ <br> Signals an interrupt on overflow, supports timer clear upon match with Output Compare ( 0,4 ) |
| 4 |  | Changed the description of "LCD Controller" <br> On-chip drivers for internal divider resistors or external divider resistors <br> Internal divider resistors or external divider resistors |
|  |  | Changed the description of "External Interrupts" Interrupt mask and pending bit per channel $\rightarrow$ <br> Interrupt mask bit per channel |
| 5 |  | Changed the description of "Built-in On Chip Debugger" <br> - Event sequencer: 2 levels <br> $\rightarrow$ <br> - Event sequencer: 2 levels + reset |
| 6 | Product Lineup | Added the Product |
|  |  | Changed the Remark of RLT <br> RLT 0/1/2/3/6 Only RLT6 can be used as PPG clock source $\rightarrow$ |
|  |  | ```Changed number of the I/O Ports 96 (Dual clock mode) 98 (Single clock mode) \(\rightarrow\) 95 (Dual clock mode) 97 (Single clock mode)``` |
|  | Block Diagram | Deleted the block of RLT6 from PPG block |
| 7 |  | Changed the RLT block 4ch $\rightarrow$ <br> 0/1/2/3/6 5ch |
| 9 | Pin Description | Changed the Description of PPGn_B <br> Programmable Pulse Generator n output (8bit) $\rightarrow$ <br> Programmable Pulse Generator n output (16bit/8bit) |
| 13 | Pin Circuit Type | Changed the I/O circuit type of Pin no. 116 P $\overrightarrow{\mathrm{Q}}$ |
|  | I/O Circuit Type | Changed the figure of type B |
| 15 |  | Changed the Remarks of type B (CMOS hysteresis input with input shutdown function, $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$, Programmable pull-up resister) $\rightarrow$ (CMOS level output ( $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}, \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ ), Automotive input with input shutdown function and programmable pull-up resistor) |
| 16 |  | Changed the figure of type G |
| 19 |  | Added the Type Q |
| 21 | Memory Map | Changed the START addresses of Boot-ROM OF:EOOOH $\overrightarrow{\mathrm{OF}}: \mathrm{COOO}_{\mathrm{H}}$ |


| Page | Section | Change Results |
| :---: | :---: | :---: |
| 23 | User ROM Memory Map For Flash Devices | Changed the annotation Others (from DF:0200H to DF:1FFF ${ }_{\mathrm{H}}$ ) are all mirror area of SAS-512B. $\rightarrow$ <br> Others (from DF:0200 ${ }_{H}$ to DF:1FFF $_{H}$ ) is mirror area of SAS-512B. |
| 25 | Interrupt Vector Table | Changed the Description of CALLV0 to CALLV7 Reserved $\rightarrow$ <br> CALLV instruction |
|  |  | Changed the Description of RESET Reserved $\rightarrow$ <br> Reset vector |
|  |  | Changed the Description of INT9 Reserved $\overrightarrow{\text { INT9 }}$ instruction |
|  |  | Changed the Description of EXCEPTION Reserved $\rightarrow$ <br> Undefined instruction execution |
| 26 |  | Changed the Vector name of Vector number 64 PPGRLT <br> RLT6 |
|  |  | Changed the Description of Vector number 64 Reload Timer 6 can be used as PPG clock source $\rightarrow$ Reload Timer 6 |
| 29 to 32 | Handling Precautions | Added a section |
|  | Handling Devices | Added the description to " 3 . External clock usage" <br> (3) Opposite phase external clock |
| 34 |  | Changed the description in " 7 . Turn on sequence of power supply to A/D converter and analog inputs" <br> In this case, the voltage must not exceed AVRH or $\mathrm{AV}_{\mathrm{CC}}$ $\rightarrow$ <br> In this case, AVRH must not exceed $\mathrm{AV}_{\mathrm{cc}}$. Input voltage for ports shared with analog input ports also must not exceed $A V_{C C}$ |
| 35 | Handling Devices | Changed the description in "11. SMC power supply pins" To avoid this, $\mathrm{V}_{\mathrm{CC}}$ must always be powered on before $\mathrm{DV}_{\mathrm{cc}}$. $\rightarrow$ <br> To avoid this, $\mathrm{V}_{\mathrm{cc}}$ must always be powered on before $\mathrm{DV}_{\mathrm{cc}}$. DVcc/DVss must be applied when using SMC I/O pin as GPIO. |
|  |  | Added the description "13. Mode Pin (MD)" |
| 36 | Electrical CharacteristicsAbsolute Maximum Ratings | Changed the Symbol of "L" level average overall output current" <br> Elolsmcav <br> $\rightarrow$ <br> Elolavsmc |
|  |  | Changed the Symbol of ""H" level average overall output current" $\Sigma$ lohsmad <br> $\vec{\Sigma}$ <br> $\Sigma l_{\text {ohavsmc }}$ |
| 37 |  | Changed the annotation *2 <br> It is required that $A V_{C C}$ does not exceed $V_{C C}$ and that the voltage at the analog inputs does not exceed $A V_{c c}$ when the power is switched on. <br> $\rightarrow$ <br> It is required that $\mathrm{AV}_{\mathrm{CC}}$ does not exceed $\mathrm{V}_{\mathrm{Cc}}, \mathrm{DV} \mathrm{V}_{\mathrm{Cc}}$ and that the voltage at the analog inputs does not exceed $A V_{c c}$ when the power is switched on. |
|  |  | Changed the annotation *3 <br> Input/Output voltages of standard ports depend on $\mathrm{V}_{\mathrm{cc}}$. <br> $\rightarrow$ <br> Input/Output voltages of high current ports depend on $\mathrm{DV}_{\mathrm{cc}}$. Input/Output voltages of standard ports depend on $\mathrm{V}_{\mathrm{cc}}$. |


| Page | Section | Change Results |
| :---: | :---: | :---: |
|  |  | Changed the annotation *4 <br> Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset (except devices with persistent low voltage reset in internal vector mode). <br> $\rightarrow$ <br> Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset. |
|  |  | Added the annotation *4 <br> The DEBUG I/F pin has only a protective diode against $\mathrm{V}_{\mathrm{ss}}$. Hence it is only permitted to input a negative clamping current (4mA). For protection against positive input voltages, use an external clamping diode which limits the input voltage to maximum 6.0V. |
| 39 | Recommended Operating Conditions | Added the Value and Remarks to "Power supply voltage" <br> Min: 2.0 V <br> Typ: - <br> Max: 5.5 V <br> Remarks: Maintains RAM data in stop mode |
|  |  | Changed the Value of "Smoothing capacitor at C pin" <br> Typ: $1.0 \mu \mathrm{~F} \rightarrow 1.0 \mu \mathrm{~F}$ to $3.9 \mu \mathrm{~F}$ <br> Max: $1.5 \mu \mathrm{~F} \rightarrow 4.7 \mu \mathrm{~F}$ |
|  |  | Changed the Remarks of "Smoothing capacitor at C pin" Deleted "(Target value)" <br> Added " $3.9 \mu \mathrm{~F}$ (Allowance within $\pm 20 \%$ )" |
| 40 | DC Characteristics Current Rating | Deleted "(Target value)" |
|  |  | Added the Symbol to "Power supply current in Run modes" $\mathrm{I}_{\mathrm{CCRCH}}, \mathrm{I}_{\mathrm{CCRCL}}$ |
|  |  | Changed the Conditions of $I_{\text {CCPLL }}, I_{\text {CCMAIN }}, I_{\text {CCSUB }}$ in "Power supply current in Run modes" <br> "Flash 0 wait" is added |
|  |  | Changed the Value of "Power supply current in Run modes" $\mathrm{I}_{\mathrm{CCPLL}}$ <br> Typ: $28.5 \mathrm{~mA} \rightarrow 28 \mathrm{~mA}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$ ) <br> I ccmain <br> Typ: $5 \mathrm{~mA} \rightarrow 3.5 \mathrm{~mA}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $10 \mathrm{~mA} \rightarrow 8 \mathrm{~mA}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ <br> I ccsub <br> Typ: $0.5 \mathrm{~mA} \rightarrow 0.1 \mathrm{~mA}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $6 \mathrm{~mA} \rightarrow 3.3 \mathrm{~mA}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ |
| 41 |  | Added the Symbol to "Power supply current in Sleep modes" $\mathrm{I}_{\text {CCSRCH }}, \mathrm{I}_{\text {CCSRCL }}$ |
|  |  | Changed the Conditions of I Iccsmain in "Power supply current in Sleep modes" <br> "SMCR:LPMSS=0" is added |
|  |  | Changed the Value of "Power supply current in Sleep modes" $\mathrm{I}_{\text {Ccspll }}$ <br> Typ: $10 \mathrm{~mA} \rightarrow 9.5 \mathrm{~m} \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> I cosmain <br> Typ: $3 \mathrm{~mA} \rightarrow 1.1 \mathrm{~m} \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $8 \mathrm{~mA} \rightarrow 4.7 \mathrm{~m} \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ <br> I cossub <br> Typ: $0.3 \mathrm{~mA} \rightarrow 0.04 \mathrm{~m} \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $4.5 \mathrm{~mA} \rightarrow 2.7 \mathrm{~m} \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ |
|  |  | Added the Symbol to "Power supply current in Timer modes" $I_{\text {CCTPLL }}$ |
|  |  | Changed the Conditions of $\mathrm{I}_{\text {ССтма }} \mathrm{I}_{\mathrm{I}} \mathrm{I}_{\text {Сствсн }}$ in "Power supply current in Timer modes" <br> "SMCR:LPMSS=0" is added |


| Page | Section | Change Results |
| :---: | :---: | :---: |
| 41 | DC Characteristics Current Rating | Changed the Value of "Power supply current in Timer modes" $\mathrm{I}_{\text {cctmain }}$ <br> Max: $355 \mu \mathrm{~A} \rightarrow 330 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $1320 \mu \mathrm{~A} \rightarrow 1200 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ <br> Ісствсн <br> Max: $245 \mu \mathrm{~A} \rightarrow 215 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $1230 \mu \mathrm{~A} \rightarrow 1110 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ <br> Icctrcl <br> Max: $105 \mu \mathrm{~A} \rightarrow 75 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $1030 \mu \mathrm{~A} \rightarrow 910 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ <br> Icctsub <br> Typ: $90 \mu \mathrm{~A} \rightarrow 65 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$ <br> Max: $1000 \mu \mathrm{~A} \rightarrow 885 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right)$ |
| 42 |  | Changed the Value of "Power supply current in Stop modes" ${ }_{\mathrm{CCH}}$ $\begin{aligned} & \text { Max: } 90 \mu \mathrm{~A} \rightarrow 60 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right) \\ & \text { Max: } 1000 \mu \mathrm{~A} \rightarrow 880 \mu \mathrm{~A}\left(\mathrm{~T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}\right) \end{aligned}$ |
|  |  | Added the Symbol $I_{\text {CCFLASHPD }}$ |
|  |  | Changed the Value and condition of "Power supply current for active Low Voltage detector" <br> I cclvo <br> Typ: $5 \mu \mathrm{~A}, \mathrm{Max}: 15 \mu \mathrm{~A}$, Remarks: nothing $\rightarrow$ <br> Typ: $5 \mu \mathrm{~A}$, Max: - , Remarks: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ <br> Typ: -, Max: $12.5 \mu \mathrm{~A}$, Remarks: $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  |  | Changed the condition of "Flash Write/Erase current" Iccflash <br> Typ: 12.5 mA , Max: 20 mA , Remarks: nothing $\rightarrow$ <br> Typ: 12.5 mA , Max: -, Remarks: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ <br> Typ: -, Max: 20 mA , Remarks: $\mathrm{T}_{\mathrm{A}}=+105^{\circ} \mathrm{C}$ |
|  |  | Changed the annotation *2 <br> The power supply current is measured with a 4 MHz external clock connected to the Main oscillator and a 32 kHz external clock connected to the Sub oscillator. <br> $\rightarrow$ <br> The power supply current is measured with a 4 MHz external clock connected to the Main oscillator and a 32 kHz external clock connected to the Sub oscillator. The current for "On Chip Debugger" part is not included. |
| 44 | DC Characteristics Pin Characteristics | Added the Symbol for DEBUG I/F pin Vold |


| Page | Section | Change Results |
| :---: | :---: | :---: |
| 45 | DC Characteristics Pin Characteristics | Changed the Pin name of "Input capacitance" <br> Other than <br> Vcc, <br> Vss, <br> AVcc, <br> AVss, <br> AVRH, <br> AVRL, <br> P08_m, <br> P09_m, P10_m <br> $\rightarrow$ <br> Other than <br> C, <br> Vcc, <br> Vss, <br> DVcc, <br> DVss, <br> AVcc, <br> AVss, <br> AVRH, <br> AVRL, <br> P08_m, <br> P09_m, <br> P10 m |
|  |  | Deleted the annotation "I Іон and $\mathrm{IOL}_{\mathrm{OL}}$ are target value." |
|  |  | Added the annotation <br> "In the case of driving stepping motor directly or high current outputs, set "1" to the bit in the Port High Drive Register (PHDRnn:HDx="1")." |
| 46 | AC Characteristics Main Clock Input Characteristics | Changed MAX frequency for $\mathrm{f}_{\mathrm{FcI}}$ in all conditions $16 \rightarrow 8$ <br> Changed MIN frequency for $\mathrm{t}_{\mathrm{cy} \text { LH }}$ <br> $62.5 \rightarrow 125$ <br> Changed MIN, MAX and Unit for $\mathrm{P}_{\mathrm{wH}}, \mathrm{P}_{\mathrm{wL}}$ <br> MIN: $30 \rightarrow 55$ <br> MAX: $70 \rightarrow$ - <br> Unit: \% $\rightarrow$ ns |
|  |  | Added the figure ( $\mathrm{t}_{\text {cyLH }}$ ) when using the external clock |
| 47 | AC Characteristics Sub Clock Input Characteristics | Added the figure (tcyu) when using the crystal oscillator clock |
| 48 | AC Characteristics Built-in RC Oscillation Characteristics | Added "RC clock stabilization time" |
| 49 | AC Characteristics Operating Conditions of PLL | Changed the Value of "PLL input clock frequency" Max: $16 \mathrm{MHz} \rightarrow 8 \mathrm{MHz}$ |
|  |  | Changed the Symbol of "PLL oscillation clock frequency" $\mathrm{f}_{\text {PLI }} \rightarrow \mathrm{f}_{\text {CLKVCO }}$ |
|  |  | Added Remarks to "PLL oscillation clock frequency" |
|  |  | Added " PLL phase jitter" and the figure |
|  | AC Characteristics Reset Input | Added the figure for reset input time ( $\mathrm{t}_{\text {RSTL }}$ ) |
| 51 | AC Characteristics USART Timing | $\begin{aligned} & \text { Changed the condition } \\ & \left(\mathrm{V}_{\mathrm{CC}}=\mathrm{AV} \mathrm{~V}_{\mathrm{CC}}=\mathrm{DV} \mathrm{CC}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV} \mathrm{SS}=\mathrm{DV} \mathrm{VS}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-\right. \\ & \left.40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}\right) \\ & \overrightarrow{\mathrm{V}}_{\mathrm{CC}}=\mathrm{AV} \mathrm{CCC}=\mathrm{DV} \mathrm{CCC}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AV} \text { SS }=\mathrm{DV} \mathrm{SS}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=- \\ & \left.40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}\right) \end{aligned}$ |
|  |  | Changed the HARDWARE MANUAL "MB966A0 series HARDWARE MANUAL" <br> "MB96600 series HARDWARE MANUAL" |
| 52 |  | Changed the figure for "Internal shift clock mode" |
| 54 | AC Characteristics $I^{2} \mathrm{C}$ timing | Added parameter, "Noise filter" and an annotation *5 for it |
|  |  | Added $\mathrm{tsp}_{\text {sp }}$ to the figure |


| Page | Section | Change Results |
| :---: | :---: | :---: |
| 55 | A/D Converter Electrical Characteristics for the A/D Converter | Added "Analog impedance" |
|  |  | Added "Variation between channels" |
|  |  | Added the annotation |
| 56 | A/D Converter <br> Accuracy and Setting of the A/D Converter <br> Sampling Time | Deleted the unit "[Min]" from approximation formula of Sampling time |
| 57 | A/D Converter Definition of A/D Converter Terms | Changed the Description and the figure <br> "Linearity" $\rightarrow$ "Nonlinearity" <br> "Differential linearity error" <br> "Differential nonlinearity error" |
|  |  | Changed the Description <br> Linearity error: <br> Deviation of the line between the zero-transition point <br> (0b0000000000 $\longleftrightarrow$ 0b0000000001) and the full-scale transition point <br> ( $0 \mathrm{~b} 1111111110 \longleftrightarrow 0$ b1111111111) from the actual conversion <br> characteristics. <br> $\rightarrow$ <br> Nonlinearity error: <br> Deviation of the actual conversion characteristics from a straight line that connects the zero transition point ( 0 b0000000000 $\longleftrightarrow \longrightarrow$ Ob0000000001) to the full-scale transition point (0b1111111110 $\longleftrightarrow$ Ob1111111111). |
|  |  | Added the Description <br> "Zero transition voltage" <br> "Full scale transition voltage" |
| 59 | High Current Output Slew Rate | Changed the Symbol and figure $\mathrm{t}_{\mathrm{R} 2}, \mathrm{t}_{\mathrm{F}}, \mathrm{V}_{\mathrm{OL} 2}$ <br> $\rightarrow$ <br> $\mathrm{t}_{\mathrm{R} 30}, \mathrm{t}_{\mathrm{F} 30}, \mathrm{~V}_{\mathrm{OL} 30}$ |
| 60 | Low Voltage Detection Function Characteristics | Added the Value of " Power supply voltage change rate" Max: $+0.004 \mathrm{~V} / \mathrm{us}$ |
|  |  | Added "Hysteresis width" ( $\mathrm{V}_{\text {HYS }}$ ) |
|  |  | Added "Stabilization time" (T LVDStab ) |
|  |  | Added "Detection delay time" ( $\mathrm{t}_{\mathrm{d}}$ ) |
|  |  | Deleted the Remarks |
|  |  | Added the annotation *1, *2 |
| 61 |  | Added the figure for "Hysteresis width" |
|  |  | Added the figure for "Stabilization time" |
| 62 | Flash Memory Write/Erase Characteristics | Changed the Value of "Sector erase time" |
|  |  | Added "Security Sector" to "Sector erase time" |
|  |  | Changed the Parameter "Half word (16 bit) write time" $\rightarrow$ <br> "Word (16-bit) write time" |
|  |  | Changed the Value of "Chip erase time" |
|  |  | Changed the Remarks of "Sector erase time" Excludes write time prior to internal erase $\rightarrow$ <br> Includes write time prior to internal erase |
|  |  | Added the Note and annotation *1 |
|  |  | Deleted "(targeted value)" from title "Write/Erase cycles and data hold time" |
| 63 to 65 | Example Characteristics | Added a section |
| 66 | Ordering information | Changed part number <br> MCU with CAN controller <br> MB96F6A6RAPMC-GSE1* $\rightarrow$ MB96F6A6RBPMC-GSE1 <br> MB96F6A6RAPMC-GSE2* $\rightarrow$ MB96F6A6RBPMC-GSE2 |


| Page | Section | Change Results |
| :--- | :--- | :--- |
|  |  | Added part number |
|  |  | MCU with CAN controller |
|  |  | MB96F6A5RBPMC-GSE1 |
|  |  | MB96F6A5RBPMC-GSE2 |
|  |  | MCU without CAN controller |
|  |  | MB96F6A5ABPMC-GSE1 |
|  | MB96F6A5ABPMC-GSE2 |  |
| Revision 1.1 |  |  |
| - | Company name and layout design change |  |

NOTE: Please see "Document History" about later revised information.

## Document History

Document Title: MB96F6A5R/A, MB96F6A6R, F2MC-16FX MB966A0 Series 16-bit Proprietary Microcontroller Datasheet Document Number: 002-04715

| Revision | ECN | Orig. of <br> Change | Submission <br> Date | Description of Change |
| :---: | :---: | :---: | :---: | :--- |
| $* *$ | - | TORS | $01 / 31 / 2014$ | Migrated to Cypress and assigned document number 002-4715. <br> No change to document contents or format. |
| ${ }^{*}$ A | 5166254 | TORS | $05 / 25 / 2016$ | Updated to Cypress template |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

ARM® Cortex® Microcontrollers<br>Automotive<br>Clocks \& Buffers<br>Interface<br>Lighting \& Power Control<br>Memory<br>PSoC<br>Touch Sensing<br>USB Controllers<br>Wireless/RF<br>cypress.com/arm<br>cypress.com/go/automotive<br>cypress.com/go/clocks<br>cypress.com/go/interface cypress.com/go/powerpsoc<br>cypress.com/go/memory<br>cypress.com/go/psoc<br>cypress.com/go/touch<br>cypress.com/go/USB<br>cypress.com/go/wireless

## PSoC® Solutions

psoc.cypress.com/solutions
PSoC 1| PSoC 3 | PSoC 4 | PSoC 5LP
Cypress Developer Community
Community | Forums | Blogs | Video | Training

Technical Support

cypress.com/go/support

[^0]
[^0]:    © Cypress Semiconductor Corporation 2011-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to
     license (without the right to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

    CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

    Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

