The Intersil ISL95711 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, a control section, and nonvolatile memory. The wiper position is controlled by a $\mathrm{I}^{2} \mathrm{C}$ interface.

The potentiometer is implemented by a resistor array composed of 127 resistive elements and a wiper switching network. The wiper terminal can be connected to either end of the resistor array or at any one of the Tap Positions in between, providing 128 steps of resolution between $R_{L}$ and $R_{H}$. The "position" of the wiper is determined by the value assigned to the volatile Wiper Register (WR). This register has an associated non-volatile Initial Value Register (IVR). The value stored in the IVR will be written into the WR at power-up, allowing wiper position recall after power interruption. The WR and the IVR can be directly written to and read from using standard $I^{2} \mathrm{C}$ interface protocol. The device is available in either a $10 \mathrm{k} \Omega$ or $50 \mathrm{k} \Omega$ version.

The device can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including:

- Industrial and automotive control
- Parameter and bias adjustments
- Amplifier bias and control


## Pinout

ISL95711
(10 LD MSOP) TOP VIEW


## Features

- Non-Volatile Solid-State Potentiometer
- $1^{2} \mathrm{C}$ Serial Interface with Hardwire Slave Address Allows Up to Four Devices per bus
- DCP Terminal Voltage, from V - to $\mathrm{V}_{\mathrm{CC}}$
- 128 Wiper Tap Points
- Wiper position can be stored in nonvolatile memory and recalled on power-up
- 127 Resistive Elements
- Typical Rtotal tempco $\pm 50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Ratiometric Tempco $\pm 4 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- End to end resistance range $\pm 20 \%$


## - Low Power CMOS

- Standby current, $1 \mu \mathrm{~A}$
- Active current, $200 \mu \mathrm{~A}$ max
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V
- V - $=-2.7 \mathrm{~V}$ to -5.5 V
- High Reliability
- Endurance, 200,000 data changes per bit
- Register data retention, 50 years
- $\mathrm{R}_{\text {TOTAL }}$ Values $=10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$
- Package
- 10 Ld MSOP
- Pb-free plus anneal (RoHS compliant)


## Ordering Information

| PART NUMBER (Notes 1, 2) | PART MARKING | RESISTANCE OPTION $(\Omega)$ | TEMP. RANGE ( ${ }^{\circ}$ C) | PACKAGE (Pb-Free) | PKG. DWG. \# |
| :--- | :--- | :---: | :---: | :--- | :--- |
| ISL95711WIU10Z | AKO | 10 k | -40 to +85 | 10 Ld MSOP | M10.118 |
| ISL95711UIU10Z | AKQ | 50 k | -40 to +85 | 10 Ld MSOP | M10.118 |

NOTES:

1. Add "-T" suffix for tape and reel.
2. Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Block Diagram



SIMPLE BLOCK DIAGRAM


## Pin Descriptions

| PIN NUMBER | SYMBOL |  |
| :---: | :---: | :--- |
| 1 | SDA | Open drain Data I/O for $\mathrm{I}^{2} \mathrm{C}$ serial interface |
| 2 | V- | Negative supply voltage for the potentiometer wiper control |
| 3 | GND | Ground |
| 4 | A1 | A1 and A0 are address select pins used to set the slave address for the $\mathrm{I}^{2} \mathrm{C}$ serial interface |
| 5 | A0 | A1 and A0 are address select pins used to set the slave address for the $\mathrm{I}^{2} \mathrm{C}$ serial interface |
| 6 | $\mathrm{R}_{\mathrm{H}}$ | A fixed terminal for one end of the potentiometer resistor. |
| 7 | $\mathrm{RW}_{\mathrm{W}}$ | The wiper terminal which is equivalent to the movable terminal of a potentiometer. |
| 8 | $\mathrm{R}_{\mathrm{L}}$ | A fixed terminal for one end of the potentiometer resistor. |
| 9 | $\mathrm{~V}_{\mathrm{CC}}$ | Positive logic supply voltage |
| 10 | SCL | Clock input for the $\mathrm{I}^{2} \mathrm{C}$ serial interface |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| Temperature under bias | $-65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |
| Storage temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on SDA, SCL, A0, and A1 with respect to GND. | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Voltage on V - (referenced to GND) | -6V |
| $\Delta V=\left\|V_{(R H)}{ }^{-} \mathrm{V}_{(R L)}\right\|$ | 12 V |
| Lead temperature (soldering 10s) | $300^{\circ} \mathrm{C}$ |
| IW (10s) | $\pm 6 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{Cc}}$ | -.03V to 6V |
| $\mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{W}}$ | V - to $\mathrm{V}_{\mathrm{CC}}$ |
| ESD (Mil-Std 883, Method 3015) | . $>2 \mathrm{kV}$ |
| ESD Machine Model | .>150V |

## Thermal Information

$\begin{array}{cc}\text { Thermal Resistance (Typical, Note 3) } & \theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \\ \text { MSOP Package . . . . . . . . . . . . . . . . . . . . . . . . . } & +170\end{array}$

## Recommended Operating Conditions

| Temperature Range (Industrial) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :---: | :---: |
| $V_{C C}$ | 2.7 V to 5.5 V |
|  | 2.7V to -5.5V |

CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

NOTE:
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## Analog Specifications Over recommended operating conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP <br> (Note 1) | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | $\mathrm{R}_{\mathrm{H}}$ to $\mathrm{R}_{\mathrm{L}}$ resistance | W option |  | 10 |  | $k \Omega$ |
|  |  | U option |  | 50 |  | $k \Omega$ |
|  | $\mathrm{R}_{\mathrm{H}}$ to $\mathrm{R}_{\mathrm{L}}$ resistance tolerance |  | -20 |  | +20 | \% |
| $\begin{gathered} \mathrm{TC}_{\mathrm{R}} \\ (\text { Notes } 12,13) \end{gathered}$ | Resistance Temperature Coefficient | $\begin{aligned} & \mathrm{IDCP}=1 \mathrm{~mA} \\ & \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  | $\pm 50$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{R}_{\mathrm{H},}, \mathrm{R}_{\mathrm{L}}$ | $\mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{L}}$ terminal voltage |  | V- |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper resistance | $\begin{aligned} & \mathrm{V} \text { - }=-5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=+5.5 \mathrm{~V}, \\ & \text { wiper current }=\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}-\right) / \mathrm{R}_{\mathrm{TOTAL}} \end{aligned}$ |  | 70 | 200 | $\Omega$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Potentiometer Capacitance (Note 13) |  |  | $\begin{gathered} 10 / 10 / \\ 25 \end{gathered}$ |  | pF |
| lıkgDCP | Leakage on $\mathrm{R}_{\mathrm{H}}, \mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{W}}$ pins | Voltage at pins; V- to $\mathrm{V}_{\mathrm{CC}}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| VOLTAGE DIVIDER MODE (V- @ $\mathrm{R}_{\mathrm{L}} ; \mathrm{V}_{\mathrm{CC}}$ @ $\mathrm{R}_{\mathrm{H}}$; Voltage at $\mathrm{R}_{\mathrm{W}}=\mathrm{V}_{\mathrm{RW}}$ unloaded) |  |  |  |  |  |  |
| INL (Note 6) | Integral non-linearity |  | -1 |  | 1 | $\begin{gathered} \text { LSB } \\ (\text { Note } 6) \end{gathered}$ |
| DNL (Note 5) | Differential non-linearity | W, U options | -0.5 |  | 0.5 | LSB <br> (Note 2) |
| ZSerror <br> (Note 3) | Zero-scale error | W option | 0 | 1 | 4 | LSB <br> (Note 2) |
|  |  | U option | 0 | 0.5 | 2 |  |
| FSerror (Note 4) | Full-scale error | W option | -4 | -1 | 0 | LSB (Note 2) |
|  |  | U option | -2 | -1 | 0 |  |
| $\begin{gathered} \mathrm{TC}_{V} \\ (\text { Notes } 7,13) \end{gathered}$ | Ratiometric Temperature Coefficient | DCP Register set at 63d, $\mathrm{T}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | $\pm 4$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| RESISTOR MODE (Measurements between $\mathrm{R}_{\mathrm{W}}$ and $\mathrm{R}_{\mathrm{L}}$ with $\mathrm{R}_{H}$ not connected, or between $\mathrm{R}_{\mathrm{W}}$ and $\mathrm{R}_{H}$ with $\mathrm{R}_{\mathrm{L}}$ not connected) |  |  |  |  |  |  |
| RINL (Note 11) | Integral non-linearity | DCP register set between 20 hex and 7F hex. Monotonic over all tap positions | -1 |  | 1 | MI (Note 8) |
| RDNL (Note 10) | Differential non-linearity | W and U options | -0.5 |  | 0.5 | MI <br> (Note 8) |
| Roffset (Note 9) | Offset | DCP Register set to 00 hex, W option | 0 | 2 | 5 | MI (Note 8) |
|  |  | DCP Register set to 00 hex, U option | 0 | 0.5 | 2 |  |

Operating Specifications Over the recommended operating conditions unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | $\begin{gathered} \text { TYP } \\ \text { (Note 1) } \end{gathered}$ | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC} 1}$ | $\mathrm{V}_{\text {CC }}$ supply current, volatile write/read | $\begin{aligned} & \hline \mathrm{fSCL}^{=} 400 \mathrm{kHz} ; \mathrm{SDA}=\text { Open; (for }{ }^{2} \mathrm{C} \text {, Active, } \\ & \text { Read and Volatile Write States only) } \end{aligned}$ |  |  | 200 | $\mu \mathrm{A}$ |
| IV-1 | V- supply current, volatile write/read | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz} ; \mathrm{SDA}=\text { Open; (for } \mathrm{I}^{2} \mathrm{C}, \text { Active },$ Read and Volatile Write States only) | -100 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {CC2 }}$ | $\mathrm{V}_{\text {CC }}$ supply current, non volatile write | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$; SDA = Open; (for $\mathrm{I}^{2} \mathrm{C}$, Active, Nonvolatile Write State only) |  |  | 200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{V}-2}$ | V- supply current, nonvolatile write | $\mathrm{f}_{\mathrm{SCL}}=400 \mathrm{kHz}$; SDA = Open; (for $\mathrm{I}^{2} \mathrm{C}$, Active, Nonvolatile Write State only) | -3 |  |  | mA |
| ICCSB | $\mathrm{V}_{\mathrm{CC}}$ current (standby) | $\mathrm{V}_{\mathrm{CC}}=+5.5 \mathrm{~V}, \mathrm{I}^{2} \mathrm{C}$ Interface in Standby State |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=+3.6 \mathrm{~V}, \mathrm{I}^{2} \mathrm{C}$ Interface in Standby State |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{V}-\mathrm{SB}}$ | V- current (standby) | $\mathrm{V}-=-5.5 \mathrm{~V}, \mathrm{I}^{2} \mathrm{C}$ Interface in Standby State | -5 |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}-=-3.6 \mathrm{~V}, \mathrm{I}^{2} \mathrm{C}$ Interface in Standby State | -2 |  |  | $\mu \mathrm{A}$ |
| $l_{\text {Lkg }}$ (ig | Leakage current, at pins SDA, SCL, A0, and A1 | Voltage at pin from GND to $\mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\begin{gathered} \text { tDCP }^{\text {(Note 13) }} \end{gathered}$ | DCP wiper response time | SCL falling edge of last bit of DCP Data Byte to wiper change |  | 1 |  | $\mu \mathrm{s}$ |
| Vpor | Power-on recall for both V - and $\mathrm{V}_{\mathrm{CC}}$ | V- | -2.5 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}$ |  |  | 2.5 | V |
| V-Ramp | V- ramp rate |  | 0.2 |  |  | V/ms |
| $\begin{gathered} \mathrm{t}_{\mathrm{D}} \\ \text { (Note 13) } \end{gathered}$ | Power-up delay | $V_{C C}$ above Vpor, to DCP Initial Value Register recall completed, and $\mathrm{I}^{2} \mathrm{C}$ Interface in standby state |  | 3 |  | ms |
| EEPROM SPECS |  |  |  |  |  |  |
|  | EEPROM Endurance |  | 200,000 |  |  | Cycles |
|  | EEPROM Retention | Temperature $\leq+75^{\circ} \mathrm{C}$ | 50 |  |  | Years |

SERIAL INTERFACE SPECS

| $\mathrm{V}_{\text {IL }}$ | A0, A1, SDA, and SCL input buffer LOW voltage |  | -0.3 | ${ }^{0.3}{ }^{*} \mathrm{~V}_{\mathrm{CC}}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | A0, A1, SDA, and SCL input buffer HIGH voltage |  | $0.7 * \mathrm{~V}_{\mathrm{CC}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}^{+}} \\ 0.3 \end{gathered}$ | V |
| Hysteresis | SDA and SCL input buffer hysteresis |  | $\begin{aligned} & 0.05^{*} \\ & \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | SDA output buffer LOW voltage, sinking 4mA |  | 0 | 0.4 | V |
| Cpin <br> (Note 15) | A0, A1, SDA, and SCL pin capacitance |  |  | 10 | pF |
| $\mathrm{f}_{\text {SCL }}$ | SCL frequency |  |  | 400 | kHz |
| $\mathrm{t}_{\mathrm{IN}}$ | Pulse width suppression time at SDA and SCL inputs | Any pulse narrower than the max spec is suppressed. |  | 50 | ns |
| ${ }^{\text {taA }}$ | SCL falling edge to SDA output data valid | SCL falling edge crossing $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$, until SDA exits the $30 \%$ to $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$ window. |  | 900 | ns |
| $\mathrm{t}_{\text {BUF }}$ | Time the bus must be free before the start of a new transmission | SDA crossing $70 \%$ of $V_{C C}$ during a STOP condition, to SDA crossing $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$ during the following START condition. | 1300 |  | ns |
| tow | Clock LOW time | Measured at the $30 \%$ of $\mathrm{V}_{\text {CC }}$ crossing. | 1300 |  | ns |
| $\mathrm{t}_{\mathrm{HIGH}}$ | Clock HIGH time | Measured at the $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$ crossing. | 600 |  | ns |
| tsu:Sta | START condition setup time | SCL rising edge to SDA falling edge. Both crossing $70 \%$ of $\mathrm{V}_{\mathrm{Cc}}$. | 600 |  | ns |

Operating Specifications Over the recommended operating conditions unless otherwise specified. (Continued)

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | $\begin{gathered} \text { TYP } \\ \text { (Note 1) } \end{gathered}$ | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {thD }}$ STA | START condition hold time | From SDA falling edge crossing $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$ to SCL falling edge crossing $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$. | 600 |  |  | ns |
| ${ }^{\text {t Su }}$ DAT | Input data setup time | From SDA exiting the $30 \%$ to $70 \%$ of $V_{C C}$ window, to SCL rising edge crossing $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$ | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{HD}: \text { DAT }}$ | Input data hold time | From SCL rising edge crossing $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$ to SDA entering the $30 \%$ to $70 \%$ of $V_{C C}$ window. | 0 |  |  | ns |
| tsu:STO | STOP condition setup time | From SCL rising edge crossing $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$, to SDA rising edge crossing $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$. | 600 |  |  | ns |
| $\mathrm{t}_{\mathrm{HD}: \text { STO }}$ | STOP condition setup time | From SDA rising edge to SCL falling edge. Both crossing $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$. | 600 |  |  | ns |
| $t_{\text {DH }}$ | Output data hold time | From SCL falling edge crossing $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$, until SDA enters the $30 \%$ to $70 \%$ of $\mathrm{V}_{\text {CC }}$ window. | 0 |  |  | ns |
| $t_{R}$ <br> (Note 15) | SDA and SCL rise time | From $30 \%$ to $70 \%$ of $\mathrm{V}_{\text {CC }}$ | $\begin{gathered} 20+ \\ 0.1^{*} \mathrm{Cb} \end{gathered}$ |  | 250 | ns |
| $t_{F}$ <br> (Note 15) | SDA and SCL fall time | From $70 \%$ to $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$ | $\begin{gathered} 20+ \\ 0.1^{*} \mathrm{Cb} \end{gathered}$ |  | 250 | ns |
| $\begin{gathered} \mathrm{Cb} \\ (\text { Note 15) } \end{gathered}$ | Capacitive loading of SDA or SCL | Total on-chip and off-chip | 10 |  | 400 | pF |
| Rpu (Note 15) | SDA and SCL bus pull-up resistor offchip | Maximum is determined by $t_{R}$ and $t_{F}$. <br> For $\mathrm{Cb}=400 \mathrm{pF}$, max is about $2 \sim 2.5 \mathrm{k} \Omega$. <br> For $\mathrm{Cb}=40 \mathrm{pF}$, max is about $15 \sim 20 \mathrm{k} \Omega$. | 1 |  |  | k $\Omega$ |
| ${ }^{t}$ WC (Notes 14) | Non-volatile Write cycle time |  |  | 12 | 20 | ms |
| tSU:A | A0, A1 setup time | Before START condition | 600 |  |  | ns |
| $\mathrm{t}_{\mathrm{HD}:} \mathrm{A}$ | A0, A1 hold time | After STOP condition | 600 |  |  | ns |

NOTES:

1. Typical values are for $T_{A}=+25^{\circ} \mathrm{C}$ and $\pm 5 \mathrm{~V}$ supply voltage.
2. LSB: $\left[V(R W)_{127}-V(R W)_{0}\right] / 127 . V(R W)_{127}$ and $V(R W)_{0}$ are $V(R W)$ for the $D C P$ register set to $7 F$ hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
3. ZS error $=\left(\mathrm{V}(\mathrm{RW})_{0}-\mathrm{V}-\right) / \mathrm{LSB}$.
4. FS error $=\left[\mathrm{V}(\mathrm{RW})_{127}-\mathrm{V}_{\mathrm{CC}}\right] / \mathrm{LSB}$.
5. $\mathrm{DNL}=\left[\mathrm{V}(\mathrm{RW})_{\mathrm{i}}-\mathrm{V}(\mathrm{RW})_{\mathrm{i}-1}\right] / \mathrm{LSB}-1$, for $\mathrm{i}=1$ to $127 . \mathrm{i}$ is the DCP register setting.
6. $\operatorname{INL}=\mathrm{V}(\mathrm{RW})_{\mathrm{i}}-\left(\mathrm{i} \cdot \mathrm{LSB}-\mathrm{V}(\mathrm{RW})_{0}\right) / \mathrm{LSB}$ for $\mathrm{i}=1$ to 127.
7. $\mathrm{TC}_{\mathrm{V}}=\frac{\operatorname{Max}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)-\operatorname{Min}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)}{\left[\operatorname{Max}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)+\operatorname{Min}\left(\mathrm{V}(\mathrm{RW})_{\mathrm{i}}\right)\right] / 2} \times \frac{10^{6}}{125^{\circ} \mathrm{C}}$ for $\mathrm{i}=16$ to 120 decimal. $\operatorname{Max}()$ is the maximum value of the wiper voltage and $\operatorname{Min}()$ is the minimum value of the wiper voltage over the temperature range.
8. $M I=\left|R_{127}-R_{0}\right| / 127 . R_{127}$ and $R_{0}$ are the measured resistances for the DCP register set to $127 d$ and 0 respectively.
9. Roffset $=R_{0} / M I$, when measuring between $R_{W}$ and $R_{L}$.

Roffset $=R_{127} / \mathrm{MI}$, when measuring between $R_{W}$ and $R_{H}$.
10. $\operatorname{RDNL}=\left(R_{i}-R_{i-1}\right) / M I-1$, for $i=16$ to 127 .
11. RINL $=\left[R_{i}-(M I \cdot i)-R_{0}\right] / M I$, for $i=16$ to 127.
12. $T C_{R}=\frac{[\operatorname{Max}(\mathrm{Ri})-\operatorname{Min}(\mathrm{Ri})]}{[\operatorname{Max}(\mathrm{Ri})+\operatorname{Min}(\mathrm{Ri})] / 2} \times \frac{10^{6}}{125^{\circ} \mathrm{C}}$
for $i=16$ to 127 d . $\operatorname{Max}()$ is the maximum value of the resistance and $\operatorname{Min}()$ is the minimum value of the resistance over the temperature range.
13. This parameter is not $100 \%$ tested.
14. $\mathrm{t}_{\mathrm{W}}$ is the minimum cycle time to be allowed for any non-volatile Write by the user, unless Acknowledge Polling is used. It is the time from a valid STOP condition at the end of a Write sequence of a $I^{2} \mathrm{C}$ serial interface Write operation, to the end of the self-timed internal non-volatile write cycle.
15. These are $\mathrm{I}^{2} \mathrm{C}$ specific parameters and are not directly tested, however they are used during device testing to validate device specification.

## SDA vs SCL Timing



## A0, A1 Pin Timing



## Test Circuit



## Pin Descriptions

## Potentiometer Pins

## $\mathrm{R}_{\mathrm{H}}$ AND $\mathrm{R}_{\mathrm{L}}$

The high $\left(R_{H}\right)$ and low $\left(R_{L}\right)$ terminals of the ISL95711 are equivalent to the fixed terminals of a mechanical potentiometer. $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{H}}$ are referenced to the relative position of the wiper and not the voltage potential on the terminals. With WR set to 127 , the wiper will be closest to $R_{H}$, and with the WR set to 00 , the wiper is closest to $R_{L}$

## $\mathrm{R}_{\mathrm{w}}$

$R_{w}$ is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the WR.

## Bus Interface Pins

## SERIAL DATA INPUT/OUTPUT (SDA)

The SDA is a bidirectional serial data input/output pin for the $I^{2} \mathrm{C}$ interface. It receives device address, operation code, wiper

## Equivalent Circuit


register address and data from a $\mathrm{I}^{2} \mathrm{C}$ external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock SCL.

SDA requires an external pull-up resistor, since it's an open drain input/output.

## SERIAL CLOCK (SCL)

This input is the serial clock of the $\mathrm{I}^{2} \mathrm{C}$ serial interface.
SCL requires an external pull-up resistor, since it's an open drain input.

## DEVICE ADDRESS (A1-A0)

The Address inputs are used to set the least significant 2 bits of the 7 -bit $I^{2} \mathrm{C}$ interface slave address. A match in the slave address serial data stream must be made with the Address input pins in order to initiate communication with the ISL95711. A maximum of 4 ISL95711 devices may occupy the $I^{2}$ C serial bus.

## Typical Performance Curves



FIGURE 1. WIPER RESISTANCE vs TAP POSITION $\left[1(R W)=V_{C C} / R_{\text {TOTAL }}\right]$ for $10 k \Omega(W)$


FIGURE 3. DNL vS TAP POSITION IN VOLTAGE DIVIDER MODE FOR 10k $\Omega$ (W)


FIGURE 5. ZSerror vs TEMPERATURE


FIGURE 2. STANDBY I $\mathbf{c c}$ vs $\mathrm{V}_{\mathrm{Cc}}$


FIGURE 4. INL vs TAP POSITION IN VOLTAGE DIVIDER MODE FOR $10 k \Omega$ (W)


FIGURE 6. FSerror vs TEMPERATURE

## Typical Performance Curves (Continued)



FIGURE 7. DNL vs TAP POSITION IN RHEOSTAT MODE FOR $10 \mathrm{k} \Omega(\mathrm{W})$


FIGURE 9. END TO END RTOTAL \% CHANGE vs TEMPERATURE


FIGURE 11. TC FOR RHEOSTAT MODE IN ppm


FIGURE 8. INL vs TAP POSITION IN RHEOSTAT MODE FOR $10 \mathrm{k} \Omega$ (W)


FIGURE 10. TC FOR VOLTAGE DIVIDER MODE IN ppm


FIGURE 12. FREQUENCY RESPONSE (1.8MHz)

## Typical Performance Curves (Continued)



FIGURE 13. WIPER MOVEMENT

## Principles of Operation

The ISL95711 is an integrated circuit incorporating one DCP with it's associated register, non-volatile memory, and the $\mathrm{I}^{2} \mathrm{C}$ serial interface providing direct communication between a host and the potentiometer and memory. The resistor array is comprised of individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper.

The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions.
When the device is powered-down, the last value stored in the IVR will be maintained in the nonvolatile memory. When power is restored, the contents of the IVR are recalled and the wiper is set to that value.

The ISL95711 has dual supplies, $\mathrm{V}_{\mathrm{CC}}$ and V -. For proper operation of the chip, it is recommended both power supplies ramp up simultaneously to their final values within 20 ms . The chip design gives priority to the V - supply stabilization and then looks at $\mathrm{V}_{\mathrm{CC}}$ stabilization. As the V - supply goes below -2.5 V , the $R_{W}$ pin goes to the default code of 64 . As $V_{C C}$ also exceeds 2.5 V (after $\mathrm{V}-<-2.5 \mathrm{~V}$ ), the $\mathrm{R}_{\mathrm{W}}$ pin goes to the code stored in the EEPROM memory value (this is referred as power on recall).


FIGURE 14. LARGE SIGNAL SETTLING TIME

## DCP Description

The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of the DCP are equivalent to the fixed terminals of a mechanical potentiometer ( $R_{H}$ and $R_{L}$ pins). The $R_{W}$ pin is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal is controlled by a 7-bit volatile Wiper Register (WR). When the WR contains all zeroes ( 00 h ), the wiper terminal $\left(\mathrm{R}_{\mathrm{W}}\right)$ is closest to its "Low" terminal ( $\mathrm{R}_{\mathrm{L}}$ ). When the WR contains all ones (7Fh), the wiper terminal $\left(R_{W}\right)$ is closest to its "High" terminal $\left(R_{H}\right)$. As the value of the WR increases from all zeroes (00h) to all ones (7Fh), the wiper moves monotonically from the position closest to $R_{L}$ to the position closest to $R_{H}$. At the same time, the resistance between $R_{W}$ and $R_{L}$ increases monotonically, while the resistance between $R_{H}$ and $R_{W}$ decreases monotonically.

While the ISL95711 is being powered up, the WR is reset to 40h (64 decimal), which locates the $R_{W}$ at the center between $R_{L}$ and $R_{H}$. Soon after the power supply voltage becomes large enough for reliable non-volatile memory reading (~ $\pm 2.5 \mathrm{~V}$ ), the ISL95711 reads the value stored on a non-volatile Initial Value Register (IVR) and loads it into the WR.
The WR and IVR can be read or written directly using the $I^{2} C$ serial interface as described in the following sections.

## Memory Description

The ISL95711 contains 1 non-volatile byte know as the Initial Value Register (IVR). It is accessed by the $\mathrm{I}^{2} \mathrm{C}$ interface operations with Address 00h. The IVR contains the value which is loaded into the Volatile Wiper Register (WR) at powerup.

The volatile WR, and the non-volatile IVR of a DCP are accessed with the same address.

The Access Control Register (ACR) determines which byte at address 00h is accessed (IVR or WR). The volatile ACR must be set as follows:

When the ACR is all zeroes, which is the default at power-up:

- A read operation to address 0 outputs the value of the nonvolatile IVR.
- A write operation to address 0 writes the same value to the WR and IVR of the corresponding DCP.
When the ACR is 80 h :
- A read operation to address 0 outputs the value of the volatile WR.
- A write operation to address 0 only writes to the corresponding volatile WR.

It is not possible to write to an IVR without writing the same value to its corresponding WR.

00 h and 80 h are the only values that should be written to address 2 . All other values are reserved and must not be written to address 2.

TABLE 1. MEMORY MAP

| ADDRESS | NON-VOLATILE | VOLATILE |
| :---: | :---: | :---: |
| 2 | - | ACR |
| 1 | Reserved |  |
| 0 | IVR | WR |

WR: Wiper Register, IVR: Initial value Register.
The ISL95711 is pre-programmed with 40h in the IVR.

## $I^{2} \mathrm{C}$ Serial Interface

The ISL95711 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL95711 operates as a slave device in all applications.
All communication over the $\mathrm{I}^{2} \mathrm{C}$ interface is conducted by sending the MSB of each byte of data first.

## Protocol Conventions

Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (See Figure 15). On power-up of the ISL95711 the SDA pin is in the input mode.
All $I^{2} \mathrm{C}$ interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL95711 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (See Figure 15). A START condition is
ignored during the power-up sequence and during internal nonvolatile write cycles.
All $I^{2} \mathrm{C}$ interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (See Figure 15). A STOP condition at the end of a read operation, or at the end of a write operation to volatile bytes only places the device in its standby mode. A STOP condition during a write operation to a non-volatile byte, initiates an internal non-volatile write cycle. The device enters its standby state when the internal non-volatile write cycle is completed.

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (See Figure 16).

The ISL95711 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL95711 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation

A valid Identification Byte contains 01010 as the five MSBs, and the following two bits matching the logic values present at pins A1, and A0. The LSB is in the Read/Write bit. Its value is " 1 " for a Read operation, and " 0 " for a Write operation. (See Table 2.)

TABLE 2. IDENTIFICATION BYTE FORMAT
Logic values at pins A1, and AO respectively


## Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL95711 responds with an ACK. At this time, if the Data Byte is to be written only to volatile registers, then the device enters its standby state. If the Data Byte is to be written also to nonvolatile memory, the ISL95711 begins its internal write cycle to non-volatile memory. During the internal non-volatile write cycle, the device ignores transitions at the SDA and SCL pins, and the SDA output is at a high impedance state. When the internal non-volatile write cycle is completed, the ISL95711 enters its standby state (See Figure 17).

The byte at address 02h determines if the Data Byte is to be written to volatile or both volatile and non-volatile. (See "Memory Description" on page 9.)

## Data Protection

A STOP condition acts as a protection of non-volatile memory. A valid Identification Byte, Address Byte, and total number of SCL pulses act as a protection of both volatile and non-volatile registers. During a Write sequence, the Data Byte is loaded into an internal shift register as it is received. If the Address Byte is 0 or 2, the Data Byte is transferred to the Wiper Register (WR) or to the Access Control Register respectively, at the falling edge of the SCL pulse that loads the last bit (LSB) of the Data Byte. If the Address Byte is 0, and the Access Control Register is all zeros (default), then the STOP condition initiates the internal write cycle to non-volatile memory.

## Read Operation

A Read operation consists of a three byte instruction followed by one or more Data Bytes (See Figure 18). The master initiates the operation issuing the following sequence: a START, the Identification byte with the R/W bit set to " 0 ", an Address Byte, a second START, and a second Identification byte with the $R / \bar{W}$ bit set to " 1 ". After each of the three bytes, the ISL95711 responds with an ACK; then the ISL95711 transmits the Data Byte. The master then terminates the read operation (issuing a STOP condition) following the last bit of the Data Byte (See Figure 18).

The byte at address 02h determines if the Data Bytes being read are from volatile or non-volatile memory. (See "Memory Description".)


FIGURE 15. VALID DATA CHANGES, START, AND STOP CONDITIONS


FIGURE 16. ACKNOWLEDGE RESPONSE FROM RECEIVER


FIGURE 17. BYTE WRITE SEQUENCE


FIGURE 18. READ SEQUENCE

## Communicating with the ISL95711

There are 3 register addresses in the ISL95711, of which two can be used. Address 00 h and address 02 h are used to control the device. Address 01 h is reserved and should not be used. Address 00h contains the non-volatile Initial Value Register (IVR), and the volatile Wiper Register (WR). Address 02h contains only a volatile word and is used as a pointer to either the IVR or WR. See Table 1.

## Register Descriptions: Access Control

The Access Control Register (ACR) is volatile and is at address 02 h . It is 8 -bits, and only the MSB is significant, all other bits should be zero (0). The ACR controls which word is accessed at register 00h as follows:

00h = Nonvolatile IVR
80h = Volatile WR
All other bits of the ACR should be written to as zeros. Only the MSB can be either 0 or 1 . Power-up default for this address is 00h.

## Register Description: IVR and WR

The ISL95711 has a single potentiometer. The wiper of the potentiometer is controlled directly by the WR. Writes and reads can be made directly to this register to control and monitor the wiper position without any non-volatile memory changes. This is done by setting address 02 h to data 80 h , then writing the data.

The non-volatile IVR stores the power-up value of the wiper. On power-up, the contents of the IVR are transferred to the WR.

To write to the IVR, first address 02h is set to data 00h, then the data is written. Writing a new value to the IVR register will set a new power-up position for the wiper. Also, writing to this register will load the same value into the WR as the IVR. So, if a new value is loaded into the IVR, not only will the non-volatile IVR change, but the WR will also contain the same value after the write, and the wiper position will change. Reading from the IVR will not change the WR, if its contents are different.

## Example 1

## Writing a new value (77h) to the IVR:



NOTE: The WR will also reflect this new value since both registers get written to at the same time)

## Example 2

## Reading from the WR:



NOTE: $A=$ acknowledge, $x=$ data bit read

Mini Small Outline Plastic Packages (MSOP)


M10.118 (JEDEC MO-187BA)

NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch ) per side.
4. Dimension " $E 1$ " does not include interlead flash or protrusions and are measured at Datum Plane. $-\mathrm{H}-$ Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. Formed leads shall be planar with respect to one another within $0.10 \mathrm{~mm}(.004)$ at seating Plane.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " $N$ " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch ).
10. Datums $-\mathrm{A}^{-}$and $-\mathrm{B}-$ to be determined at Datum plane $-\mathrm{H}-$.
11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.037 | 0.043 | 0.94 | 1.10 | - |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 | - |
| A2 | 0.030 | 0.037 | 0.75 | 0.95 | - |
| b | 0.007 | 0.011 | 0.18 | 0.27 | 9 |
| c | 0.004 | 0.008 | 0.09 | 0.20 | - |
| D | 0.116 | 0.120 | 2.95 | 3.05 | 3 |
| E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 |
| e | 0.020 BSC |  | 0.50 BSC |  | - |
| E | 0.187 | 0.199 | 4.75 | 5.05 | - |
| L | 0.016 | 0.028 | 0.40 | 0.70 | 6 |
| L1 | 0.037 REF |  | 0.95 REF |  | - |
| N | 10 |  | 10 |  | 7 |
| R | 0.003 | - | 0.07 | - | - |
| R1 | 0.003 | - | 0.07 | - | - |
| $\theta$ | $5^{\circ}$ | $15^{\circ}$ | $5^{\circ}$ | $15^{\circ}$ | - |
| $\alpha$ | $0^{\circ}$ | $6^{\circ}$ | $0^{\circ}$ | $6^{\circ}$ | - |

Rev. 0 12/02
© Copyright Intersil Americas LLC 2005-2006. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

