# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.



### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# MOS INTEGRATED CIRCUIT $\mu PD780833Y$

# 8-BIT SINGLE-CHIP MICROCONTROLLER

### **DESCRIPTION**

The  $\mu$ PD780833Y is a member of the  $\mu$ PD780833Y Subseries of the 78K/0 Series, and incorporates a rich lineup of peripheral hardware, including a J1850 (CLASS2) bus controller, A/D converter, timer, serial interface, and interrupt controller.

A flash memory version, the  $\mu$ PD78F0833Y, and various development tools are also available.

Detailed function descriptions are provided in the following user's manuals. Be sure to read them before designing.

μPD780833Y Subseries User's Manual: U13892E 78K/0 Series User's Manual Instructions: U12326E

### **FEATURES**

- · On-chip J1850 (CLASS2) bus controller
- · On-chip ROM and RAM

| Item        | Program Memory | Data N         | Memory             | Package                      |
|-------------|----------------|----------------|--------------------|------------------------------|
|             | Internal ROM   | Internal High- | Internal Expansion |                              |
| Part Number |                | Speed RAM      | RAM                |                              |
| μPD780833Y  | 60 KB          | 1024 bytes     | 2048 bytes         | 80-pin plastic QFP (14 × 14) |

- Minimum instruction execution time can be changed from high speed (0.48 µs) to low speed (7.68 µs)
- I/O ports: 65 (N-ch open-drain: 3, TTL input/CMOS output: 8)
- 8-bit resolution A/D converter: 8 channels × 2
- Serial interface: 4 channels
- · Timer: 7 channels
- Power supply voltage: VDD = 4.5 to 5.5 V

# **APPLICATIONS**

Car audios, etc.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



# ORDERING INFORMATION

 $\begin{tabular}{lll} Part Number & Package \\ \hline $\mu$PD780833YGC-xxx-8BT & 80-pin plastic QFP (14 x 14) \\ \hline \end{tabular}$ 



### 78K/0 SERIES LINEUP

The products in the 78K/0 Series are listed below. The names enclosed in boxes are subseries names.



**Remark** VFD (Vacuum Fluorescent Display) is referred to as FIP™ (Fluorescent Indicator Panel) in some documents, but the functions of the two are the same.



The major functional differences among the subseries are shown below.

|                  | Function    | ROM          |       | Tin    | ner   |      | 8-Bit | 10-Bit | 8-Bit | Serial Interface                                           | I/O | V <sub>DD</sub> | External  |
|------------------|-------------|--------------|-------|--------|-------|------|-------|--------|-------|------------------------------------------------------------|-----|-----------------|-----------|
| Subserie         | es Name     | Capacity     | 8-Bit | 16-Bit | Watch | WDT  | A/D   | A/D    | D/A   |                                                            |     | MIN. Value      | Expansion |
| Control          | μPD78078Y   | 48 K to 60 K | 4 ch  | 1 ch   | 1 ch  | 1 ch | 8 ch  | _      | 2 ch  | 3 ch (UART: 1 ch,                                          | 88  | 1.8 V           | √         |
|                  | μPD78070AY  | _            |       |        |       |      |       |        |       | I <sup>2</sup> C: 1 ch)                                    | 61  | 2.7 V           |           |
|                  | μPD780018AY | 48 K to 60 K |       |        |       |      |       |        | _     | 3 ch (l <sup>2</sup> C: 1 ch)                              | 88  |                 |           |
|                  | μPD780058Y  | 24 K to 60 K | 2 ch  |        |       |      |       |        | 2 ch  | 3 ch (Time division<br>UART: 1 ch, I <sup>2</sup> C: 1 ch) | 68  | 1.8 V           |           |
|                  | μPD78058FY  | 48 K to 60 K |       |        |       |      |       |        |       | 3 ch (UART: 1 ch,                                          | 69  | 2.7 V           |           |
|                  | μPD78054Y   | 16 K to 60 K |       |        |       |      |       |        |       | I <sup>2</sup> C: 1 ch)                                    |     | 2.0 V           |           |
|                  | μPD780078Y  | 48 K to 60 K |       | 2 ch   |       |      | _     | 8 ch   | _     | 4 ch (UART: 2 ch, I <sup>2</sup> C: 1 ch)                  | 52  | 1.8 V           |           |
|                  | μPD780034AY | 8 K to 32 K  |       | 1 ch   |       |      |       |        |       | 3 ch (UART: 1 ch,                                          | 51  |                 |           |
|                  | μPD780024AY |              |       |        |       |      | 8 ch  | _      |       | I <sup>2</sup> C: 1 ch)                                    |     |                 |           |
|                  | μPD78018FY  | 8 K to 60 K  |       |        |       |      |       |        |       | 2 ch (l <sup>2</sup> C: 1 ch)                              | 53  |                 |           |
| LCD<br>drive     | μPD780308Y  | 48 K to 60 K | 2 ch  | 1 ch   | 1 ch  | 1 ch | 8 ch  | _      | _     | 3 ch (Time division UART: 1 ch, I <sup>2</sup> C: 1 ch)    | 57  | 2.0 V           | _         |
|                  | μPD78064Y   | 16 K to 32 K |       |        |       |      |       |        |       | 2 ch (UART: 1 ch,<br>I <sup>2</sup> C: 1 ch)               |     |                 |           |
| Bus<br>interface | μPD780701Y  | 60 K         | 3 ch  | 2 ch   | 1 ch  | 1 ch | 16 ch | _      | _     | 4 ch (UART: 1 ch,                                          | 67  | 3.5 V           | _         |
| supported        | μPD780833Y  |              |       |        |       |      |       |        |       | I <sup>2</sup> C: 1 ch)                                    | 65  | 4.5 V           |           |



# **FUNCTION OVERVIEW**

| Item                |                | μPD780833Y                                                                                                                                                                                 |  |  |  |  |  |
|---------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Internal ROM        | М              | 60 KB                                                                                                                                                                                      |  |  |  |  |  |
| memory High         | h-speed RAM    | 1024 bytes                                                                                                                                                                                 |  |  |  |  |  |
| Exp                 | ansion RAM     | 2048 bytes                                                                                                                                                                                 |  |  |  |  |  |
| Memory space        |                | 64 KB                                                                                                                                                                                      |  |  |  |  |  |
| General-purpose re  | egisters       | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks)                                                                                                                |  |  |  |  |  |
| Minimum instruction | execution time | On-chip variable function of minimum instruction execution time 0.48 $\mu$ s/0.96 $\mu$ s/1.92 $\mu$ s/3.84 $\mu$ s/7.68 $\mu$ s (@4.19 MHz operation)                                     |  |  |  |  |  |
| Instruction set     |                | <ul> <li>16-bit operation</li> <li>Multiply/divide (8 bits × 8 bits,16 bits ÷ 8 bits)</li> <li>Bit manipulation (set, reset, test, Boolean operation)</li> <li>BCD adjust, etc.</li> </ul> |  |  |  |  |  |
| I/O ports           |                | Total: 65                                                                                                                                                                                  |  |  |  |  |  |
|                     |                | CMOS input: 54  TTL input/CMOS output: 8  N-ch open-drain I/O: 3                                                                                                                           |  |  |  |  |  |
| A/D converter       |                | 8-bit resolution $\times$ 8 channels $\times$ 2                                                                                                                                            |  |  |  |  |  |
| Serial interface    |                | 3-wire serial I/O mode: 2 channels     UART mode: 1 channel     I <sup>2</sup> C bus mode: 1 channel                                                                                       |  |  |  |  |  |
| Timer               |                | <ul> <li>16-bit timer/event counter: 2 channels</li> <li>8-bit timer/event counter: 3 channels</li> <li>Watch timer: 1 channel</li> <li>Watchdog timer: 1 channel</li> </ul>               |  |  |  |  |  |
| Timer outputs       |                | 5 (8-bit PWM output capable: 3)                                                                                                                                                            |  |  |  |  |  |
| Clock output        |                | 32.8 kHz, 65.5 kHz, 130.9 kHz, 261.9 kHz, 523.6 kHz, 1.05 MHz, 2.10 MHz, 4.19 MHz (@4.19 MHz operation with system clock)                                                                  |  |  |  |  |  |
| Bus controller      |                | Bus interface compliant with J1850 (CLASS2)                                                                                                                                                |  |  |  |  |  |
| Vectored Mas        | skable         | Internal: 19, external: 9                                                                                                                                                                  |  |  |  |  |  |
|                     | n-maskable     | Internal: 1                                                                                                                                                                                |  |  |  |  |  |
| Software            |                | 1                                                                                                                                                                                          |  |  |  |  |  |
| Power supply volta  | age            | V <sub>DD</sub> = 4.5 to 5.5 V                                                                                                                                                             |  |  |  |  |  |
| Operating ambient   | temperature    | T <sub>A</sub> = -40 to +85°C                                                                                                                                                              |  |  |  |  |  |
| Package             |                | 80-pin plastic QFP (14 × 14)                                                                                                                                                               |  |  |  |  |  |



# CONTENTS

| 1.  | PIN CONFIGURATION (TOP VIEW)                                   | 7  |
|-----|----------------------------------------------------------------|----|
| 2.  | BLOCK DIAGRAM                                                  | 9  |
| 3.  | PIN FUNCTIONS                                                  | _  |
|     | 3.1 Port Pins                                                  | _  |
|     | 3.2 Non-Port Pins                                              |    |
|     | 3.3 Pin I/O Circuits and Recommended Connection of Unused Pins | 13 |
| 4.  | MEMORY SPACE                                                   | 15 |
| 5.  | PERIPHERAL HARDWARE FUNCTION FEATURES                          | 16 |
|     | 5.1 Ports                                                      | 16 |
|     | 5.2 Clock Generator                                            |    |
|     | 5.3 Timer                                                      |    |
|     | 5.4 Clock Output Controller                                    |    |
|     | 5.5 A/D Converter                                              | _  |
|     | 5.6 Serial Interface                                           |    |
|     | 5.7 J1850 (CLASS2) Bus Controller                              | 27 |
| 6.  | INTERRUPT FUNCTIONS                                            | 28 |
| 7.  | STANDBY FUNCTIONS                                              | 32 |
| 8.  | RESET FUNCTIONS                                                | 32 |
| 9.  | INSTRUCTION SET                                                | 33 |
| 10. | ELECTRICAL SPECIFICATIONS                                      | 35 |
| 11. | PACKAGE DRAWING                                                | 49 |
| 12. | RECOMMENDED SOLDERING CONDITIONS                               | 50 |
| ΑP  | PENDIX A. DEVELOPMENT TOOLS                                    | 51 |
| ΑP  | PENDIX B. RELATED DOCUMENTS                                    | 56 |



### 1. PIN CONFIGURATION (TOP VIEW)

• 80-pin plastic QFP (14  $\times$  14)  $\mu$ PD780833YGC- $\times\times$ -8BT



Cautions 1. Connect the IC (Internally Connected) pin directly to Vsso or Vss1.

- 2. Connect the AVDDO pin to VDDO.
- 3. Connect the AVsso and AVss1 pins to Vsso.



ANI00 to ANI70,: Analog input P90 to P97: Port 9 ANI01 to ANI71 PCL: Programmable clock ASCK: Receive data Asynchronous serial clock RxD0: AVDD0: Analog power supply RESET: Reset SCK30, SCK31: Serial clock AVREFO, AVREF1: Analog reference voltage

AVsso, AVss1: SCL0: Serial clock Analog ground C2RX: CLASS2 receive data SDA0: Serial data C2TX: CLASS2 transmit data SI30, SI31: Serial input IC: Internally connected SO30, SO31: Serial output INTP0 to INTP7: External interrupt input TI000, TI010, TI001,: Timer input

P00 to P07: Port 0 Tl011, Tl50, Tl51, Tl52

P20 to P27: Port 2 T000, T001, T050,: Timer output

P30 to P36: Port 3 T051, T052

Transmit data P40 to P47: TxD0: Port 4 P50 to P57:  $V_{\text{DD0}}, V_{\text{DD1}}$ : Power supply Port 5 P64 to P67: Port 6 Vsso, Vss1: Ground X1, X2: Crystal P70 to P75: Port 7

P80 to P87: Port 8



# 2. BLOCK DIAGRAM





# 3. PIN FUNCTIONS

# 3.1 Port Pins (1/2)

| Pin Name   | I/O |                                                                                                                            | Function                                                   | After Reset    | Alternate Function |
|------------|-----|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------|--------------------|
| P00 to P07 | I/O | Port 0 8-bit I/O port Input/output can be specif Use of an on-chip pull-up software.                                       | Input                                                      | INTP0 to INTP7 |                    |
| P20        | I/O | Port 2                                                                                                                     | Input                                                      | SI31           |                    |
| P21        |     | 8-bit I/O port Input/output can be specif                                                                                  | ind in 1 bit units                                         |                | SO31               |
| P22        |     |                                                                                                                            | resistor can be specified by means of                      |                | SCK31              |
| P23        |     | software.                                                                                                                  |                                                            |                | TI50/TO50          |
| P24        |     |                                                                                                                            |                                                            |                | RxD0               |
| P25        |     |                                                                                                                            |                                                            |                | TxD0               |
| P26        |     |                                                                                                                            |                                                            |                | ASCK0/TI52/TO52    |
| P27        |     |                                                                                                                            |                                                            |                | TI51/TO51          |
| P30        | I/O | Port 3                                                                                                                     | Use of an on-chip pull-up resistor can                     | Input          | SI30               |
| P31        |     | 7-bit I/O port                                                                                                             | be specified by means of software.                         |                | SO30               |
| P32        |     | Input/output can be specified in 1-bit units.                                                                              |                                                            |                | SCK30              |
| P33        |     |                                                                                                                            | N-ch open-drain I/O port<br>LEDs can be driven directly.   |                | _                  |
| P34        |     |                                                                                                                            | Use of an on-chip pull-up resistor can                     |                | TO00               |
| P35        |     |                                                                                                                            | be specified by means of software.                         |                | T1000              |
| P36        |     |                                                                                                                            |                                                            |                | TI010              |
| P40 to P47 | I/O | Port 4 8-bit I/O port Input/output can be specif Use of an on-chip pull-up software. The interrupt request flag detection. | Input                                                      | _              |                    |
| P50 to P57 | I/O | Port 5 8-bit I/O port TTL level input/CMOS out Input/output can be specit Use of an on-chip pull-up software. Port 6       | Input                                                      | _              |                    |
| F04 IU P0/ | 1/0 | 4-bit I/O port Input/output can be specif                                                                                  | fied in 1-bit units. resistor can be specified by means of | Input          | _                  |



# 3.1 Port Pins (2/2)

| Pin Name   | I/O |                                                        | Function                                                                  | After Reset    | Alternate Function |
|------------|-----|--------------------------------------------------------|---------------------------------------------------------------------------|----------------|--------------------|
| P70        | I/O | Port 7<br>6-bit I/O port                               | Use of an on-chip pull-up resistor can be specified by means of software. | Input          | PCL                |
| P71        |     | Input/output can be specified in 1-bit units.          | N-ch open-drain I/O port                                                  |                | SDA0               |
| P72        |     | specified in 1-bit drifts.                             |                                                                           |                | SCL0               |
| P73        |     |                                                        | Use of an on-chip pull-up resistor can                                    |                | TO01               |
| P74        |     |                                                        | be specified by means of software.                                        |                | TI001              |
| P75        |     |                                                        |                                                                           |                | TI011              |
| P80 to P87 | I/O | Port 8 8-bit I/O port Input/output can be specif       | Input                                                                     | ANI01 to ANI71 |                    |
| P90 to P97 | I/O | Port 9<br>8-bit I/O port<br>Input/output can be specif | Input                                                                     | ANI00 to ANI70 |                    |

# 3.2 Non-Port Pins (1/2)

| Pin Name          | I/O    | Function                                                                                                                                                 | After Reset | Alternate Function |
|-------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| INTP0 to<br>INTP7 | Input  | External interrupt request input for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified                 | Input       | P00 to P07         |
| SI30              | Input  | Serial interface SIO30 serial data input                                                                                                                 | Input       | P30                |
| SI31              |        | Serial interface SIO31 serial data input                                                                                                                 |             | P20                |
| SO30              | Output | Serial interface SIO30 serial data output                                                                                                                | Input       | P31                |
| SO31              |        | Serial interface SIO31 serial data output                                                                                                                |             | P21                |
| SDA0              | I/O    | Serial interface IIC0 serial data input/output                                                                                                           | Input       | P71                |
| SCK30             | I/O    | Serial interface SIO30 serial clock input/output                                                                                                         | Input       | P32                |
| SCK31             |        | Serial interface SIO31 serial clock input/output                                                                                                         |             | P22                |
| SCL0              |        | Serial interface IIC0 serial clock input/output                                                                                                          |             | P72                |
| RxD0              | Input  | Serial data input for asynchronous serial interface                                                                                                      | Input       | P24                |
| TxD0              | Output | Serial data output for asynchronous serial interface                                                                                                     | Input       | P25                |
| ASCK0             | Input  | Serial clock input for asynchronous serial interface                                                                                                     | Input       | P26/TI52/TO52      |
| TI000             | Input  | External count clock input to 16-bit timer/event counter 00 Capture trigger input to capture register (CR000 and CR010) of 16-bit timer/event counter 00 | Input       | P35                |
| TI010             |        | Capture trigger input to capture register (CR000) of 16-bit timer/ event counter 00                                                                      |             | P36                |
| TI001             |        | External count clock input to 16-bit timer/event counter 01 Capture trigger input to capture register (CR001 and CR011) of 16-bit timer/event counter 01 |             | P74                |
| TI011             |        | Capture trigger input to capture register (CR001) of 16-bit timer/ event counter 01                                                                      |             | P75                |
| TI50              |        | External count clock input to 8-bit timer/event counter 50                                                                                               |             | P23/TO50           |
| TI51              |        | External count clock input to 8-bit timer/event counter 51                                                                                               | 1           | P27/TO51           |
| TI52              |        | External count clock input to 8-bit timer/event counter 52                                                                                               |             | P26/ASCK0/TO52     |



# 3.2 Non-Port Pins (2/2)

| Pin Name           | I/O    | Function                                                                               | After Reset | Alternate Function |
|--------------------|--------|----------------------------------------------------------------------------------------|-------------|--------------------|
| TO00               | Output | 16-bit timer/event counter 00 output                                                   | Input       | P34                |
| TO01               |        | 16-bit timer/event counter 01 output                                                   |             | P73                |
| TO50               |        | 8-bit timer/event counter 50 output                                                    | -           | P23/TI50           |
| TO51               |        | 8-bit timer/event counter 51 output                                                    |             | P27/TI51           |
| TO52               |        | 8-bit timer/event counter 52 output                                                    |             | P26/ASCK0/TI52     |
| PCL                | Output | Clock output                                                                           | Input       | P70                |
| ANI00 to<br>ANI70  | Input  | A/D converter (AD00) analog input                                                      | Input       | P90 to P97         |
| ANI01 to<br>ANI71  |        | A/D converter (AD01) analog input                                                      |             | P80 to P87         |
| AV <sub>REF0</sub> | _      | A/D converter (AD00) reference voltage input                                           | _           | _                  |
| AV <sub>REF1</sub> |        | A/D converter (AD01) analog power supply and reference voltage input                   |             | _                  |
| AV <sub>DD0</sub>  |        | A/D converter (AD00) analog power supply                                               |             | _                  |
| AVsso              |        | A/D converter (AD00) ground potential. Set the same potential as that of Vsso or Vss1. |             | _                  |
| AVss1              |        | A/D converter (AD01) ground potential. Set the same potential as that of Vsso or Vss1. |             | _                  |
| C2RX               | Input  | CLASS2 data input                                                                      |             | _                  |
| C2TX               | Output | CLASS2 data output                                                                     |             | _                  |
| RESET              | Input  | System reset input                                                                     | -           | _                  |
| X1                 | Input  | Crystal connection for oscillation                                                     |             | _                  |
| X2                 | _      |                                                                                        |             | _                  |
| V <sub>DD0</sub>   |        | Positive power supply for ports                                                        |             | _                  |
| V <sub>DD1</sub>   |        | Positive power supply (except ports)                                                   |             | _                  |
| Vsso               |        | Ground potential of ports                                                              |             | _                  |
| V <sub>SS1</sub>   |        | Ground potential (except ports)                                                        |             | _                  |
| IC                 |        | Internally connected. Connect directly to Vsso or Vss1.                                |             | _                  |



# 3.3 Pin I/O Circuits and Recommended Connection of Unused Pins

The I/O circuit type of each pin and recommended connection of unused pins are shown in Table 3-1. For the I/O circuit configuration of each type, see Figure 3-1.

Table 3-1. Types of Pin I/O Circuits and Recommended Connection of Unused Pins

| Pin Name               | I/O Circuit Type | I/O                                                                       | Recommended Connection of Unused Pins                                    |  |  |  |  |
|------------------------|------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--|
| P00/INTP0 to P07/INTP7 | 8-C              | I/O                                                                       | Input: Independently connect to Vsso via a resistor. Output: Leave open. |  |  |  |  |
| P20/SI31               |                  |                                                                           | Input: Independently connect to VDDO or VSSO via a resistor.             |  |  |  |  |
| P21/S031               | 5-H              |                                                                           | Output: Leave open.                                                      |  |  |  |  |
| P22/SCK31              | 8-C              |                                                                           |                                                                          |  |  |  |  |
| P23/TI50/TO50          |                  |                                                                           |                                                                          |  |  |  |  |
| P24/RxD0               |                  |                                                                           |                                                                          |  |  |  |  |
| P25/TxD0               | 5-H              |                                                                           |                                                                          |  |  |  |  |
| P26/ASCK0/TI52/TO52    | 8-C              |                                                                           |                                                                          |  |  |  |  |
| P27/TI51/TO51          |                  |                                                                           |                                                                          |  |  |  |  |
| P30/SI30               |                  |                                                                           |                                                                          |  |  |  |  |
| P31/SO30               | 5-H              |                                                                           |                                                                          |  |  |  |  |
| P32/SCK30              | 8-C              |                                                                           |                                                                          |  |  |  |  |
| P33                    | 13-P             |                                                                           | Input: Independently connect to VDDO via a resistor. Output: Leave open. |  |  |  |  |
| P34/TO00               | 5-H              | Input: Independently connect to VDD0 or VSS0 via a resiste                |                                                                          |  |  |  |  |
| P35/TI000              | 8-C              |                                                                           | Output: Leave open.                                                      |  |  |  |  |
| P36/TI010              |                  |                                                                           |                                                                          |  |  |  |  |
| P40 to P47             | 5-H              | Input: Independently connect to VDDO via a resistor.  Output: Leave open. |                                                                          |  |  |  |  |
| P50 to P57             | 5-T              |                                                                           | Input: Independently connect to VDDO or VSSO via a resistor.             |  |  |  |  |
| P64 to P67             | 5-H              |                                                                           | Output: Leave open.                                                      |  |  |  |  |
| P70/PCL                |                  |                                                                           |                                                                          |  |  |  |  |
| P71/SDA0               | 13-R             |                                                                           | Input: Independently connect to VDD0 via a resistor.                     |  |  |  |  |
| P72/SCL0               |                  |                                                                           | Output: Leave open.                                                      |  |  |  |  |
| P73/TO01               | 5-H              |                                                                           | Input: Independently connect to VDDO or VSSO via a resistor.             |  |  |  |  |
| P74/TI001              | 8-C              |                                                                           | Output: Leave open.                                                      |  |  |  |  |
| P75/TI011              |                  |                                                                           |                                                                          |  |  |  |  |
| P80/ANI01 to P87/ANI71 | 11-E             |                                                                           |                                                                          |  |  |  |  |
| P90/ANI00 to P97/ANI70 |                  |                                                                           |                                                                          |  |  |  |  |
| C2RX                   | 2                | Input                                                                     | Connect to Vsso via a resistor.                                          |  |  |  |  |
| C2TX                   | 3-B              | Output                                                                    | Leave open.                                                              |  |  |  |  |
| RESET                  | 2                | Input                                                                     | _                                                                        |  |  |  |  |
| AV <sub>DD0</sub>      | _                | _                                                                         | Connect to VDDO.                                                         |  |  |  |  |
| AV <sub>REF0</sub>     |                  |                                                                           |                                                                          |  |  |  |  |
| AVREF1                 |                  |                                                                           |                                                                          |  |  |  |  |
| AVsso                  |                  |                                                                           | Connect to Vsso.                                                         |  |  |  |  |
| AV <sub>SS1</sub>      |                  |                                                                           |                                                                          |  |  |  |  |
| IC                     |                  |                                                                           | Connect directly to Vsso or Vss1.                                        |  |  |  |  |

Figure 3-1. Pin I/O Circuits





# 4. MEMORY SPACE

Figure 4-1 shows the memory map of the  $\mu$ PD780833Y.

Figure 4-1. Memory Map





# 5. PERIPHERAL HARDWARE FUNCTION FEATURES

# 5.1 Ports

The following 3 types of I/O ports are available.

CMOS I/O (ports 0, 2 to 4, 6 to 9 (excluding P33, P71, and P72)): 54
 TTL input/CMOS output (port 5): 8
 N-channel open-drain I/O (P33, P71, P72): 3
 Total: 65

# Table 5-1. Port Functions

| Name   | Pin Name                  | Function                                                                                                                                                                                                     |
|--------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port 0 | P00 to P07                | I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by means of software.                                                                            |
| Port 2 | P20 to P27                | I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by means of software.                                                                            |
| Port 3 | P30 to P32,<br>P34 to P36 | I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by means of software.                                                                            |
|        | P33                       | N-ch open-drain I/O port. Input/output can be specified in 1-bit units. LEDs can be driven directly.                                                                                                         |
| Port 4 | P40 to P47                | I/O port. Input/output can be specified in 1-bit units.  Use of an on-chip pull-up resistor can be specified by means of software.  The interrupt request flag (KRIF) is set to 1 by falling edge detection. |
| Port 5 | P50 to P57                | TTL-level input/CMOS output port. Input/output can be specified in 1-bit units.  Use of an on-chip pull-up resistor can be specified by means of software.                                                   |
| Port 6 | P64 to P67                | I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by means of software.                                                                            |
| Port 7 | P70,<br>P73 to P75        | I/O port. Input/output can be specified in 1-bit units. Use of an on-chip pull-up resistor can be specified by means of software.                                                                            |
| Port 8 | P80 to P87                | I/O port. Input/output can be specified in 1-bit units.                                                                                                                                                      |
| Port 9 | P90 to P97                | I/O port. Input/output can be specified in 1-bit units.                                                                                                                                                      |



# 5.2 Clock Generator

A system clock generator is incorporated.

The minimum instruction execution time can be changed.

• 0.48  $\mu$ s/0.95  $\mu$ s/1.91  $\mu$ s/3.81  $\mu$ s/7.63  $\mu$ s (at 4.19 MHz operation with system clock)

Figure 5-1. Block Diagram of Clock Generator





### 5.3 Timer

Seven timer channels are incorporated.

16-bit timer/event counter: 2 channels
8-bit timer/event counter: 3 channels
Watch timer: 1 channel
Watchdog timer: 1 channel

Table 5-2. Operations of Timer/Event Counter

|           |                         | 16-Bit Timer/Event<br>Counter 00, 01 | 8-Bit Timer/Event<br>Counter 50, 51, 52 | Watch Timer                 | Watchdog Timer              |
|-----------|-------------------------|--------------------------------------|-----------------------------------------|-----------------------------|-----------------------------|
| Operation | Interval timer          | 2 channels                           | 3 channels                              | 1 channel <sup>Note 1</sup> | 1 channel <sup>Note 2</sup> |
| mode      | External event counter  | 2 channels                           | 3 channels                              | _                           | _                           |
| Function  | Timer outputs           | 2                                    | 3                                       | _                           | _                           |
|           | PWM outputs             | _                                    | 3                                       | _                           | _                           |
|           | PPG outputs             | 2                                    | _                                       | _                           | _                           |
|           | Pulse width measurement | 4 inputs                             | _                                       | _                           | _                           |
|           | Square-wave outputs     | 2                                    | 3                                       | _                           | _                           |
|           | One-shot pulse outputs  | 2                                    | _                                       | _                           | _                           |
|           | Interrupt sources       | 4                                    | 3                                       | 2                           | 1                           |

**Notes 1.** The watch timer can perform both watch timer and interval timer functions at the same time.

2. The watchdog timer has the watchdog timer and interval timer functions. However, use the watchdog timer by selecting either the watchdog timer function or the interval timer function.

Internal bus Capture/compare control register 00 (CRC00) CRC002 CRC001 CRC000 Selector INTTM000 Selector 16-bit capture/compare Noise TI010/P36 © register 000 (CR000) eliminato Match  $fx/2^2$ 16-bit timer counter 00 fx/26 Clear (TM00) Output → TO00/P34 controller Match Noise  $f_{x}/2^{3}$ 2 Noise 16-bit capture/compare TI000/P35 ⊚ eliminato register 010 (CR010) INTTM010 CRC002 PRM001 PRM000 TMC003 TMC002 TMC001 OVF00 OSPT0 OSPE0 TOC004 LVS00 LVR00 TOC001 TOE00 16-bit timer mode Prescaler mode 16-bit timer output control control register 00 register 00 (PRM00) register 00 (TOC00) (TMC00) Internal bus

Figure 5-2. Block Diagram of 16-Bit Timer/Event Counter 00

Figure 5-3. Block Diagram of 16-Bit Timer/Event Counter 01



Internal bus 8-bit compare register 50 Selector - INTTM50 Mask circuit (CR50) TI50/TO50/P23 ©-Match fx/2  $fx/2^2$ S Selector Q Selector  $fx/2^3$ 8-bit timer OVF INV counter 50 (TM50)  $f_{\rm X}/2^{5}$ R  $f_{\rm X}/2^{7}$ Clear fx/2<sup>11</sup> S Level inversion R Selector TCL502 TCL501 TCL500 TCE50 TMC506 TMC504 LVS50 LVR50 TMC501 TOE50 Timer clock select 8-bit timer mode control register 50 (TCL50) register 50 (TMC50) Internal bus

Figure 5-4. Block Diagram of 8-Bit Timer/Event Counter 50





Figure 5-6. Block Diagram of 8-Bit Timer/Event Counter 52



Figure 5-7. Block Diagram of Watch Timer



Divided Clock Division ► INTWDT clock  $f_{\rm X}/2^{8}$ input circuit Output selector controller controller ► RESET RUN Division mode selector 3 ► WDT mode signal RUN WDTM4 WDTM3 OSTS2 OSTS1 OSTS0 WDCS2 WDCS1 WDCS0 Watchdog timer Watchdog timer Oscillation stabilization clock select time select register mode register register (WDCS) (WDTM) (OSTS) Internal bus

Figure 5-8. Block Diagram of Watchdog Timer

# 5.4 Clock Output Controller

A clock output/buzzer output controller (CKU) is incorporated.

Clocks with the following variation of frequency can be output as clock output.

32.8 kHz/65.6 kHz/131 kHz/262 kHz/524 kHz/1.05 MHz/2.10 MHz/4.19 MHz (at 4.19 MHz operation with system clock)



Figure 5-9. Block Diagram of Clock Output Controller



### 5.5 A/D Converter

Two A/D converters of 8-bit resolution  $\times$  8 channels (AD00 and AD01) are incorporated. An A/D conversion operation can only be started by software.

Series resistor string ANI00/P90 ⊚ -**⊘AV**DD0 Sample & hold circuit ANI10/P91 ⊚ ANI20/P92 ⊚ ⊕AV<sub>REF0</sub> Selector Voltage comparator ANI30/P93 ◎ ap selector ANI40/P94 ⊚ ANI50/P95 ⊚-ANI60/P96 ⊚ ANI70/P97 © Successive OAVsso approximation register (SAR) ►INTAD00 3 A/D conversion result register 00 (ADCR00) ADS002 ADS001 ADS000 ADCS00 FR020 FR010 FR000 Analog input channel A/D converter mode register 00 (ADM00) specification register 00 (ADS00) Internal bus

Figure 5-10. Block Diagram of A/D Converter (AD00)

Figure 5-11. Block Diagram of A/D Converter (AD01)





### 5.6 Serial Interface

Four serial interface channels are incorporated.

- Serial interface UART0
- Serial interface SIO30, 31
- Serial interface IIC0

### (1) Serial interface UART0

The serial interface UART0 operates in asynchronous serial interface (UART) mode.

# · Asynchronous serial interface (UART) mode

This mode enables full-duplex operation wherein one byte of data following the start bit is transmitted and received.

The on-chip UART-dedicated baud rate generator enables communication using a wide range of selectable baud rates. In addition, a baud rate can be also defined by dividing the clock input to the ASCKO pin. The UART-dedicated baud rate generator can also be used to generate a MIDI-standard baud rate (31.25 Kbps).

Internal bus Asynchronous serial interface mode register 0 (ASIM0) Receive buffer register (RXB0) TXE0 RXE0 PS01 PS00 CL0 SL0 ISRM0 Asynchronous serial interface status register 0 (ASIS0) Transmit Receive shift shift RxD0/P24 © PE0 FE0 OVE0 reaister register (RX0) (TXS0) TxD0/P25 © Receive Transmit controller controller -INTST0 (parity check) (parity - INTSR0 addition) - P26/ASCK0 Baud rate generator fx/2 to fx/27

Figure 5-12. Block Diagram of Serial Interface UART0



### (2) Serial interface SIO30 and 31

The serial interfaces SIO30 and 31 operate in 3-wire serial I/O mode.

### • 3-wire serial I/O mode (fixed as MSB first)

This is an 8-bit data transfer mode using three lines: a serial clock line (SCK3n), a serial output line (SO3n), and a serial input line (SI3n).

Since simultaneous transmit and receive operations are possible in the 3-wire serial I/O mode, the processing time for data transfer is reduced.

The first bit of the 8-bit data in the serial transfer is fixed as MSB.

The 3-wire serial I/O mode is useful for connection to peripheral I/O devices that include a clocked serial interface, display controllers, etc.

**Remark** n = 0, 1

Figure 5-13. Block Diagram of Serial Interface SIO30



Figure 5-14. Block Diagram of Serial Interface SIO31





### (3) Serial interface IIC0

The serial interface IIC0 operates in the I<sup>2</sup>C (Inter IC) bus mode (multimaster supported).

### • I<sup>2</sup>C bus mode (multimaster supported)

This is an 8-bit data transfer mode using two lines: a serial clock line (SCL0) and a serial data bus line (SDA0).

This mode complies with the I<sup>2</sup>C bus format, and can output "start condition", "data", and "stop condition" during transmission via the serial data bus. This data are automatically detected by hardware during reception.

Since SCL0 and SDA0 are open-drain outputs in IIC0, pull-up resistors for the serial clock line and the serial data bus line are required.

Internal bus IIC status register 0 (IICS0) COI0 TRC0 ADKD0 STD0 MSTS0 ALD0 EXC0 SPD0 IIC control register 0 (IICC0) Slave address register 0 (SVA0) IICE0 LRELO WRELO SPIEO WTIMO ACKEO STT0 SPT0 SDA0/P71 O-Match **CLEAR** Noise signal eliminator SET SO0 latch IIC shift register 0 (IIC0) CL01, CL00 Data hold Acknowledge time correction detector N-ch open-drain output circuit Wake-up controller Acknowledge detector Start condition detector Stop condition detector SCL0/P72 O-Interrupt request Noise INTIIC0 Serial clock counter signal generator eliminator Serial clock wait Serial clock controller controller N-ch opendrain output Prescaler 3 CLD0 DAD0 SMC0 DFC0 CL01 CL00 CLX0 IIC transfer clock select IIC function expansion register 0 (IICCL0) register 0 (IICX0) Internal bus

Figure 5-15. Block Diagram of Serial Interface IIC0



### 5.7 J1850 (CLASS2) Bus Controller

The  $\mu$ PD780833Y includes a bus controller compliant with J1850 (CLASS2).

The protocol of J1850 (CLASS2) is the variable pulse width modulation (VPW) method. The protocol conforms to the rules stated below.

- (1) The potential level is changed at each bit.
- (2) A logical value, 1 or 0, is determined by the potential level and pulse width.
- (3) A logical value of 0 takes precedence.

A message begins with an SOF (start of frame) symbol and contains one to 11 bytes of data except in block mode, in which the data length is not limited. Data is transmitted serially in descending order of bits, that is, bit 7 is transmitted first, and bit 0 is transmitted last. The last bit, bit 0, is followed by the cyclic redundancy check (CRC) field. A message is concluded with an EOF (end of frame). The break signal is a single pulse. Examples of a message and symbols are shown below.

Figure 5-16. Example of Message



Table 5-3. Examples of Symbols

| Symbol Name          | Symbol (Example of Symbols in Normal<br>Transmission Mode) |
|----------------------|------------------------------------------------------------|
| SOF (Start Of Frame) | Active 200 μs                                              |
| Logical state 0      | 64 μs passive 128 μs active                                |
| Logical state 1      | 64 μs active 128 μs passive                                |
| EOF (End Of Frame)   | Passive > 280 µs ►                                         |
| Break signal         | Active > 768 μs                                            |



### 6. INTERRUPT FUNCTIONS

A total of 30 interrupt sources are provided, divided into the following three types.

Non-maskable: 1Maskable: 28Software: 1

Table 6-1. Interrupt Source List (1/2)

| Interrupt        | Default        |          | Interrupt Source                                                                                                                           | Internal/ | Vector<br>Table | Basic                                   |
|------------------|----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|-----------------------------------------|
| Туре             | PriorityNote 1 | Name     | Trigger                                                                                                                                    | External  | Address         | Configuration<br>Type <sup>Note 2</sup> |
| Non-<br>maskable | _              | INTWDT   | Watchdog timer overflow (with watchdog timer mode 1 selected)                                                                              | Internal  | 0004H           | (A)                                     |
| Maskable         | 0              | INTWDT   | Watchdog timer overflow (with interval timer mode selected)                                                                                |           |                 | (B)                                     |
|                  | 1              | INTP0    | Pin input edge detection                                                                                                                   | External  | 0006H           | (C)                                     |
|                  | 2              | INTP1    |                                                                                                                                            |           | 0008H           |                                         |
|                  | 3              | INTP2    |                                                                                                                                            |           | 000AH           |                                         |
|                  | 4              | INTP3    |                                                                                                                                            |           | 000CH           |                                         |
|                  | 5              | INTP4    |                                                                                                                                            |           | 000EH           |                                         |
|                  | 6              | INTP5    |                                                                                                                                            |           | 0010H           |                                         |
|                  | 7              | INTP6    |                                                                                                                                            |           | 0012H           |                                         |
|                  | 8              | INTP7    |                                                                                                                                            |           | 0014H           |                                         |
|                  | 9              | INTSER0  | UART0 reception error generation Int                                                                                                       |           | 0016H           | (B)                                     |
|                  | 10             | INTSR0   | End of UART0 reception                                                                                                                     |           | 0018H           |                                         |
|                  | 11             | INTST0   | End of UART0 transmission                                                                                                                  |           | 001AH           |                                         |
|                  | 12             | INTCSI30 | End of SIO30 transfer                                                                                                                      |           | 001CH           |                                         |
|                  | 13             | INTCSI31 | End of SIO31 transfer                                                                                                                      |           | 001EH           |                                         |
|                  | 14             | INTIIC0  | End of IIC0 transfer                                                                                                                       |           | 0020H           |                                         |
|                  | 15             | INTC2    | CLASS2 wake-up request, reception completion, sleep enable, reception error                                                                |           | 0022H           |                                         |
|                  | 16             | INTWTNI0 | Reference time interval signal from watch timer                                                                                            |           | 0024H           |                                         |
|                  | 17             | INTTM000 | Match between TM00 and CR000 (when compare register is specified). Valid edge detection of Tl000 pin (when capture register is specified). |           | 0026H           |                                         |
|                  | 18             | INTTM010 | Match between TM00 and CR010 (when compare register is specified). Valid edge detection of Tl010 pin (when capture register is specified). |           | 0028H           |                                         |

**Notes 1.** The default priority is the priority order when two or more maskable interrupt requests are generated simultaneously. 0 is the highest and 27 is the lowest.

2. Basic configuration types (A) to (E) correspond to (A) to (E) in Figure 6-1, respectively.

**Remark** Two watchdog timer interrupt sources (INTWDT) are available: a non-maskable interrupt and a maskable interrupt (internal), either of which can be selected.

Table 6-1. Interrupt Source List (2/2)

| Interrupt | Default        |          | Interrupt Source                                                                                                                           | Internal/ | Vector<br>Table | Basic<br>Configuration |
|-----------|----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|
| Туре      | PriorityNote 1 | Name     | Trigger                                                                                                                                    | External  | Address         | Type Note 2            |
| Maskable  | 19             | INTTM001 | Match between TM01 and CR001 (when compare register is specified). Valid edge detection of Tl001 pin (when capture register is specified). | Internal  | 002AH           | (B)                    |
|           | 20             | INTTM011 | Match between TM01 and CR011 (when compare register is specified). Valid edge detection of Tl011 pin (when capture register is specified). |           | 002CH           |                        |
|           | 21             | INTAD00  | End of A/D converter (AD00) conversion                                                                                                     |           | 002EH           |                        |
|           | 22             | INTAD01  | End of A/D converter (AD01) conversion                                                                                                     |           | 0030H           |                        |
|           | 23             | INTWTN0  | Watch timer overflow                                                                                                                       |           | 0034H           |                        |
|           | 24             | INTKR    | Port 4 falling edge detection                                                                                                              | External  | 0036H           | (D)                    |
|           | 25             | INTTM50  | Match between TM50 and CR50                                                                                                                | Internal  | 0038H           | (B)                    |
|           | 26             | INTTM51  | Match between TM51 and CR51                                                                                                                |           | 003AH           |                        |
|           | 27             | INTTM52  | Match between TM52 and CR52                                                                                                                |           | 003CH           |                        |
| Software  | _              | BRK      | BRK instruction execution                                                                                                                  | _         | 003EH           | (E)                    |

**Notes 1.** The default priority is the priority order when two or more maskable interrupt requests are generated simultaneously. 0 is the highest and 27 is the lowest.

2. Basic configuration types (A) to (E) correspond to (A) to (E) in Figure 6-1, respectively.

**Remark** Two watchdog timer interrupt sources (INTWDT) are available: a non-maskable interrupt and a maskable interrupt (internal), either of which can be selected.



Figure 6-1. Basic Configuration of Interrupt Function (1/2)

# (A) Internal non-maskable interrupt



# (B) Internal maskable interrupt



# (C) External maskable interrupt (INTP0 to INTP7)





Figure 6-1. Basic Configuration of Interrupt Function (2/2)

# (D) External maskable interrupt (INTKR)



# (E) Software interrupt



IF: Interrupt request flagIE: Interrupt enable flagISP: In-service priority flagMK: Interrupt mask flagPR: Priority specification flag

Data Sheet U15012EJ1V0DS 31



### 7. STANDBY FUNCTIONS

The following two standby functions are provided to reduce the current consumption.

- HALT mode: The CPU operating clock is stopped. The average current consumption can be reduced by intermittent operation in combination with the normal operating mode.
- STOP mode: The system clock oscillation is stopped. All operations using the system clock are stopped, so that the system operates with ultra-low power consumption.

Figure 7-1. Standby Function



### 8. RESET FUNCTIONS

The following two reset methods are available.

- External reset by RESET signal input
- · Internal reset by watchdog timer loop time detection



# 9. INSTRUCTION SET

# (1) 8-bit instructions

MOV, XCH, ADD, ADDC, SUB, SUBC, AND, OR, XOR, CMP, MULU, DIVUW, INC, DEC, ROR, ROL, RORC, ROLC, ROR4, ROL4, PUSH, POP, DBNZ

| Second operand First operand        | #byte                                                        | А                                                            | r <sup>Note</sup>                | sfr        | saddr                            | !addr16                          | PSW | [DE]       | [HL]                             | [HL + byte]<br>[HL + B]<br>[HL + C] | \$addr16 | 1                          | None         |
|-------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------|------------|----------------------------------|----------------------------------|-----|------------|----------------------------------|-------------------------------------|----------|----------------------------|--------------|
| A                                   | ADD<br>ADDC<br>SUB<br>SUBC<br>AND                            |                                                              | MOV<br>XCH<br>ADD<br>ADDC<br>SUB | MOV<br>XCH | MOV<br>XCH<br>ADD<br>ADDC<br>SUB | MOV<br>XCH<br>ADD<br>ADDC<br>SUB | MOV | MOV<br>XCH | MOV<br>XCH<br>ADD<br>ADDC<br>SUB | MOV<br>XCH<br>ADD<br>ADDC<br>SUB    |          | ROR<br>ROL<br>RORC<br>ROLC |              |
|                                     | OR<br>XOR<br>CMP                                             |                                                              | SUBC<br>AND<br>OR<br>XOR<br>CMP  |            | SUBC<br>AND<br>OR<br>XOR<br>CMP  | SUBC<br>AND<br>OR<br>XOR<br>CMP  |     |            | SUBC<br>AND<br>OR<br>XOR<br>CMP  | SUBC<br>AND<br>OR<br>XOR<br>CMP     |          |                            |              |
| г                                   | MOV                                                          | MOV<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            | INC<br>DEC   |
| B, C                                |                                                              |                                                              |                                  |            |                                  |                                  |     |            |                                  |                                     | DBNZ     |                            |              |
| sfr                                 | MOV                                                          | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            |              |
| saddr                               | MOV<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     | DBNZ     |                            | INC<br>DEC   |
| !addr16                             |                                                              | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            |              |
| PSW                                 | MOV                                                          | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            | PUSH<br>POP  |
| [DE]                                |                                                              | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            |              |
| [HL]                                |                                                              | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            | ROR4<br>ROL4 |
| [HL + byte]<br>[HL + B]<br>[HL + C] |                                                              | MOV                                                          |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            |              |
| Х                                   |                                                              |                                                              |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            | MULU         |
| С                                   |                                                              |                                                              |                                  |            |                                  |                                  |     |            |                                  |                                     |          |                            | DIVUW        |

Note Except r = A

# (2) 16-bit instructions

MOVW, XCHW, ADDW, SUBW, CMPW, PUSH, POP, INCW, DECW

| Second operand First operand | #word                | AX                   | rp <sup>Note</sup> | sfrp | saddrp | !addr16 | SP   | None                    |
|------------------------------|----------------------|----------------------|--------------------|------|--------|---------|------|-------------------------|
| AX                           | ADDW<br>SUBW<br>CMPW |                      | MOVW<br>XCHW       | MOVW | MOVW   | MOVW    | MOVW |                         |
| rp                           | MOVW                 | MOVW <sup>Note</sup> |                    |      |        |         |      | INCW, DECW<br>PUSH, POP |
| sfrp                         | MOVW                 | MOVW                 |                    |      |        |         |      |                         |
| saddrp                       | MOVW                 | MOVW                 |                    |      |        |         |      |                         |
| !addr16                      |                      | MOVW                 |                    |      |        |         |      |                         |
| SP                           | MOVW                 | MOVW                 |                    |      |        |         |      |                         |

Note Only when rp = BC, DE or HL

### (3) Bit manipulation instructions

MOV1, AND1, OR1, XOR1, SET1, CLR1, NOT1, BT, BF, BTCLR

| Second operand First operand | A.bit                       | sfr.bit                     | saddr.bit                   | PSW.bit                     | [HL].bit                    | CY   | \$addr16          | None                 |
|------------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|-------------------|----------------------|
| A.bit                        |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| sfr.bit                      |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| saddr.bit                    |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| PSW.bit                      |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| [HL].bit                     |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| CY                           | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 |      |                   | SET1<br>CLR1<br>NOT1 |

# (4) Call instructions/branch instructions

CALL, CALLF, CALLT, BR, BC, BNC, BZ, BNZ, BT, BF, BTCLR, DBNZ

| Second operand<br>First operand | AX | !addr16    | !addr11 | [addr5] | \$addr16                |
|---------------------------------|----|------------|---------|---------|-------------------------|
| Basic instruction               | BR | CALL<br>BR | CALLF   | CALLT   | BR, BC, BNC<br>BZ, BNZ  |
| Compound instruction            |    |            |         |         | BT, BF<br>BTCLR<br>DBNZ |

# (5) Other instructions

ADJBA, ADJBS, BRK, RET, RETI, RETB, SEL, NOP, EI, DI, HALT, STOP



#### 10. ELECTRICAL SPECIFICATIONS

#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| Parameter                     | Symbol           |                                       | Conditions                                                              |            | Ratings                       | Unit |                                                                                                                   |   |
|-------------------------------|------------------|---------------------------------------|-------------------------------------------------------------------------|------------|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------|---|
| Supply voltage                | V <sub>DD</sub>  | VDD = AVDD = AVF                      | BEF                                                                     |            | -0.3 to +6.5                  | ٧    |                                                                                                                   |   |
|                               | AV <sub>DD</sub> |                                       |                                                                         |            |                               |      |                                                                                                                   |   |
|                               | AVREF            |                                       |                                                                         |            |                               |      |                                                                                                                   |   |
|                               | AVss             |                                       |                                                                         |            | -0.3 to +0.3                  | V    |                                                                                                                   |   |
| Input voltage                 | VII              | P40 to P47, P50 t                     | o P27, P30 to P32, P3<br>o P57, P64 to P67, P7<br>o P97, C2RX, X1, X2,  | 0 to P75,  | -0.3 to V <sub>DD</sub> + 0.3 | V    |                                                                                                                   |   |
|                               | V <sub>I2</sub>  | P33                                   | N-ch open-drain                                                         |            | -0.3 to +16                   | V    |                                                                                                                   |   |
| Output voltage                | Vo               | · ·                                   | to P27, P30 to P36, P4<br>to P67, P70 to P75, P8                        |            | -0.3 to V <sub>DD</sub> + 0.3 | V    |                                                                                                                   |   |
| Analog input voltage          | Van              | ANI00 to ANI70<br>ANI01 to ANI71      | Analog input pin                                                        |            | 9 1 1                         |      | $\begin{array}{c} \text{AVss} - 0.3 \text{ to AVREF} + 0.3 \\ \text{and} \ -0.3 \text{ to Vdd} + 0.3 \end{array}$ | V |
| Output current, high          | Іон              | P34 to P36, P40 t                     | P07, P20 to P27, P30<br>to P47, P50 to P57, P6<br>P80 to P87, P90 to P9 | -10        | mA                            |      |                                                                                                                   |   |
|                               |                  | Total for all pins                    |                                                                         |            | -30                           | mA   |                                                                                                                   |   |
| Output current, low Note      | loL              |                                       | P07, P20 to P27, to P36, P40 to P47,                                    | Peak value | 20                            | mA   |                                                                                                                   |   |
|                               |                  | P50 to P57, P64 to P80 to P87, P90 to | to P67, P70 to P75,<br>to P97, C2TX                                     | rms value  | 10                            | mA   |                                                                                                                   |   |
|                               |                  | P33 pin                               |                                                                         | Peak value | 30                            | mA   |                                                                                                                   |   |
|                               |                  |                                       |                                                                         | rms value  | 15                            | mA   |                                                                                                                   |   |
|                               |                  | Total for all pins                    |                                                                         | Peak value | 100                           | mA   |                                                                                                                   |   |
|                               |                  |                                       |                                                                         | rms value  | 60                            | mA   |                                                                                                                   |   |
| Operating ambient temperature | Та               |                                       |                                                                         |            | -40 to +85                    | °C   |                                                                                                                   |   |
| Storage temperature           | T <sub>stg</sub> |                                       |                                                                         |            | -65 to +150                   | °C   |                                                                                                                   |   |

**Note** The rms value should be calculated as follows: [rms value] = [Peak value]  $\times \sqrt{\text{Duty}}$ 

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.



#### System Clock Oscillator Characteristics ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ , $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ )

| Resonator                    | Recommended Circuit | Parameter                                        | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------------------|---------------------|--------------------------------------------------|------------|------|------|------|------|
| Ceramic resonator            | X2 X1 TEST          | Oscillation<br>frequency (fx) <sup>Note 1</sup>  |            | 4.0  |      | 8.4  | MHz  |
|                              | #C2                 | Oscillation stabilization time <sup>Note 2</sup> |            |      |      | 4    | ms   |
| Crystal resonator X2 X1 TEST |                     | Oscillation frequency (fx)Note 1                 |            | 4.0  |      | 4.2  | MHz  |
|                              | #C2 #C1             | Oscillation stabilization time <sup>Note 2</sup> |            |      |      | 10   | ms   |

Notes 1. Indicates only oscillator characteristics.

2. Time required to stabilize oscillation after reset or STOP mode release.

Caution When using the system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.

- · Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- . Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss1.
- Do not ground the capacitor to a ground pattern through which a high current flows.
- · Do not fetch signals from the oscillator.

**Remark** For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation.



# Capacitance ( $T_A = 25^{\circ}C$ , $V_{DD} = V_{SS} = 0 V$ )

| Parameter          | Symbol |                                                  | Conditions                                                                                                                      | MIN. | TYP. | MAX. | Unit |
|--------------------|--------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Input capacitance  | Cin    | f = 1 MHz<br>Unmeasured pins returned to 0 V.    |                                                                                                                                 |      |      | 15   | pF   |
| Output capacitance | Соит   | f = 1 MHz<br>Unmeasured pins                     | f = 1 MHz<br>Unmeasured pins returned to 0 V.                                                                                   |      |      | 15   | pF   |
| I/O capacitance    | Сю     | f = 1 MHz<br>Unmeasured pins<br>returned to 0 V. | P00 to P07, P20 to P27, P30 to P32,<br>P34 to P36, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P75, P80 to P87,<br>P90 to P97 |      |      | 15   | pF   |
|                    |        |                                                  | P33                                                                                                                             |      |      | 20   | pF   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.



# DC Characteristics (TA = -40 to +85°C, VDD = AVDD = AVREF = 4.5 to 5.5 V)

| Parameter                      | Symbol            |                                                                         | Conditions                                                                                                                          | MIN.                  | TYP.            | MAX.                  | Unit |
|--------------------------------|-------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------------|------|
| Input voltage, high            | V <sub>IH1</sub>  |                                                                         | , P34, P40 to P47, P64 to P67,<br>30 to P87, P90 to P97                                                                             | 0.7V <sub>DD</sub>    |                 | V <sub>DD</sub>       | V    |
|                                | V <sub>IH2</sub>  | P00 to P07, P2<br>P35, P36, P74                                         | 20, P22 to P24, P26, P27, P30, P32,<br>, P75, RESET                                                                                 | 0.8V <sub>DD</sub>    |                 | V <sub>DD</sub>       | V    |
|                                | V <sub>IH3</sub>  | P50 to P57                                                              |                                                                                                                                     | 2.3                   |                 | V <sub>DD</sub>       | V    |
|                                | V <sub>IH4</sub>  | P33 (N-ch oper                                                          | n drain)                                                                                                                            | 0.7V <sub>DD</sub>    |                 | 15                    | V    |
|                                | V <sub>IH5</sub>  | X1, X2                                                                  |                                                                                                                                     | V <sub>DD</sub> - 0.5 |                 | V <sub>DD</sub>       | V    |
|                                | V <sub>IH6</sub>  | C2RX                                                                    |                                                                                                                                     | 0.8V <sub>DD</sub>    |                 | V <sub>DD</sub> + 0.2 | V    |
| Input voltage, low             | V <sub>IL1</sub>  |                                                                         | , P34, P40 to P47, P64 to P67,<br>30 to P87, P90 to P97                                                                             | 0                     |                 | 0.3V <sub>DD</sub>    | V    |
|                                | V <sub>IL2</sub>  |                                                                         | 20, P22 to P24, P26, P27, P30, P32,<br>P75, C2RX, RESET                                                                             | 0                     |                 | 0.2V <sub>DD</sub>    | V    |
|                                | VIL3              | P50 to P57                                                              |                                                                                                                                     | 0                     |                 | 0.75                  | V    |
|                                | V <sub>IL4</sub>  | P33 (N-ch oper                                                          | n drain)                                                                                                                            | 0                     |                 | 0.3V <sub>DD</sub>    | V    |
|                                | V <sub>IL5</sub>  | X1, X2                                                                  |                                                                                                                                     | 0                     |                 | 0.4                   | V    |
|                                |                   | P00 to P07, P20 to P27, P30 to P32, P34 to P36, P40 to P47, P50 to P57, | V <sub>DD</sub> - 1.0                                                                                                               |                       | V <sub>DD</sub> | V                     |      |
|                                | V <sub>OH2</sub>  | Іон = -100 μА                                                           | P64 to P67, P70, P73 to P75,<br>P80 to P87, P90 to P97, C2TX                                                                        | V <sub>DD</sub> - 0.5 |                 | V <sub>DD</sub>       | V    |
| Output voltage, low            | V <sub>OL1</sub>  | IoL = 15 mA                                                             | P33                                                                                                                                 |                       | 0.4             | 2.0                   | V    |
|                                | V <sub>OL2</sub>  | IoL = 1.6 mA                                                            | P71, P72                                                                                                                            |                       |                 | 0.4                   | V    |
|                                | Vol3              | IoL = 1 mA                                                              | P00 to P07, P20 to P27, P30 to P32, P34 to P36, P40 to P47, P50 to P57,                                                             |                       |                 | 1.0                   | V    |
|                                | V <sub>OL4</sub>  | IoL = 500 μA                                                            | P64 to P67, P70, P73 to P75,<br>P80 to P87, P90 to P97, C2TX                                                                        |                       |                 | 0.5                   | V    |
| Input leakage<br>current, high | Ішн1              | VIN = VDD                                                               | P00 to P07, P20 to P27, P30 to P32, P34 to P36, P40 to P47, P50 to P57, P64 to P67, P70 to P75, P80 to P87, P90 to P97, C2RX, RESET |                       |                 | 3                     | μΑ   |
|                                | I <sub>LIH2</sub> |                                                                         | X1                                                                                                                                  |                       |                 | 20                    | μΑ   |
|                                | Ішнз              | VIN = 15 V                                                              | P33                                                                                                                                 |                       |                 | 80                    | μΑ   |
| Input leakage<br>current, low  | ILIL1             | VIN = 0 V                                                               | P00 to P07, P20 to P27, P30 to P32, P34 to P36, P40 to P47, P50 to P57, P64 to P67, P70 to P75, P80 to P87, P90 to P97, C2RX, RESET |                       |                 | -3                    | μΑ   |
|                                | ILIL2             |                                                                         | X1                                                                                                                                  |                       |                 | -20                   | μΑ   |
|                                | Ішз               |                                                                         | P33                                                                                                                                 |                       |                 | -3 <sup>Note</sup>    | μΑ   |

**Note** A low-level input leakage current of  $-200 \mu A$  (MAX.) flows through P33 for only 1 clock after executing a read instruction to port 33 (P33). Other than that period,  $-3 \mu A$  (MAX.) flows.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.



#### DC Characteristics (TA = -40 to +85°C, VDD = AVDD = AVREF = 4.5 to 5.5 V)

| Parameter                    | Symbol           |                       | Conditions                                                                                                                                 | MIN. | TYP. | MAX. | Unit |
|------------------------------|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Output leakage current, high | Ісон             | Vout = Vdd            | P00 to P07, P20 to P27, P30 to P32,<br>P34 to P36, P40 to P47, P50 to P57,<br>P64 to P67, P70, P73 to P75, P80 to P87,<br>P90 to P97, C2TX |      |      | З    | μΑ   |
| Output leakage current, low  | ILOL             | Vout = 0 V            | P00 to P07, P20 to P27, P30 to P36,<br>P40 to P47, P50 to P57, P64 to P67,<br>P70 to P75, P80 to P87, P90 to P97, C2TX                     |      |      | -3   | μΑ   |
| Software pull-up resistance  | R <sub>1</sub>   | V <sub>IN</sub> = 0 V | P00 to P07, P20 to P27, P30 to P32,<br>P34 to P36, P40 to P47, P50 to P57,<br>P64 to P67, P70, P73 to P75                                  | 15   | 30   | 90   | kΩ   |
| Supply                       | I <sub>DD1</sub> | 4.19 MHz c            | rystal oscillation operating mode <sup>Note 2</sup>                                                                                        |      | 4    | 9    | mA   |
| current <sup>Note 1</sup>    |                  | 8.38 MHz c            |                                                                                                                                            | 8    | 18   | mA   |      |
|                              | I <sub>DD2</sub> | 4.19 MHz c            | 4.19 MHz crystal oscillation HALT mode <sup>Note 3</sup>                                                                                   |      |      | 700  | μΑ   |
|                              |                  | 8.38 MHz c            | rystal oscillation HALT mode <sup>Note 3</sup>                                                                                             |      | 700  | 1200 | μΑ   |
|                              | IDD3             | STOP mode             | e                                                                                                                                          |      | 0.1  | 30   | μΑ   |

- **Notes 1.** Refers to total current flowing to the internal power supplies (V<sub>DD1</sub> and V<sub>SS1</sub>). The current flowing to AV<sub>REF</sub>, AV<sub>DD</sub>, and the ports (on-chip pull-up resistors) is not included.
  - 2. High-speed mode operation (when the processor clock control register (PCC) is set to 00H)
  - 3. Low-speed mode operation (when the processor clock control register (PCC) is set to 04H). The WTN0 operating current and CLASS2 signal receive wait status operating current (when bit 5 (C2SC1) and bit 4 (C2SC0) of the class 2 clock selection register (C2CLK) are set to 00B) are included.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.



#### **AC Characteristics**

# (1) Basic operation (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 4.5 to 5.5 V)

| Parameter                                                    | Symbol         | Conditions                   | MIN.                                     | TYP. | MAX. | Unit |
|--------------------------------------------------------------|----------------|------------------------------|------------------------------------------|------|------|------|
| Cycle time (minimum instruction                              | Тсч            | When using ceramic resonator | 0.238                                    |      | 8    | μs   |
| execution time)                                              |                | When using crystal resonator | 0.476                                    |      | 8    | μs   |
| TI000, TI010,<br>TI001, TI011 input<br>high-/low-level width | tтіно<br>tтіLo |                              | 2/f <sub>sam</sub> + 0.1 <sup>Note</sup> |      |      | μs   |
| TI50, TI51, TI52 input frequency                             | <b>f</b> TI5   |                              | 0                                        |      | 2.5  | MHz  |
| TI50, TI51, TI52 input high-/low-level width                 | tтін5<br>tтіL5 |                              | 160                                      |      |      | ns   |
| Interrupt request input high-/low-level width                | tinth<br>tintl | INTP0 to INTP7, P40 to P47   | 10                                       |      |      | μs   |
| RESET low-level width                                        | trsL           |                              | 10                                       |      |      | μs   |

Note Selection of  $f_{sam} = fx$ , fx/4, fx/64 is available with bits 0 and 1 (PRM0n0, PRM0n1) of prescaler mode register 0n (PRM0n). However, if the TI00n valid edge is selected as the count clock, the value becomes  $f_{sam} = fx/8$  (n = 0, 1).



# (2) Serial interface (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = 4.5 to 5.5 V)

#### (a) SIO3 3-wire serial I/O mode (internal clock output): SIO30, SIO31

| Parameter                           | Symbol     | Conditions     | MIN.         | TYP. | MAX. | Unit |
|-------------------------------------|------------|----------------|--------------|------|------|------|
| SCK3 cycle time                     | tkcy1      |                | 952          |      |      | ns   |
| SCK3 high-/low-level width          | tkH1, tkL1 |                | tксү1/2 – 50 |      |      | ns   |
| SI3 setup time (to SCK3↑)           | tsıĸı      |                | 100          |      |      | ns   |
| SI3 hold time (from SCK3↑)          | tksi1      |                | 400          |      |      | ns   |
| Delay time from SCK3↓ to SO3 output | tkso1      | C = 100 pFNote |              |      | 300  | ns   |

**Note** C is the load capacitance of the SCK3 and SO3 output lines.

# (b) SIO3 3-wire serial I/O mode (external clock input): SIO30, SIO31

| Parameter                           | Symbol     | Conditions                 | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------|----------------------------|------|------|------|------|
| SCK3 cycle time                     | tkcy2      |                            | 800  |      |      | ns   |
| SCK3 high-/low-level width          | tкн2, tкL2 |                            | 400  |      |      | ns   |
| SI3 setup time (to SCK3↑)           | tsık2      |                            | 100  |      |      | ns   |
| SI3 hold time (from SCK3↑)          | tksi2      |                            | 400  |      |      | ns   |
| Delay time from SCK3↓ to SO3 output | tkso2      | C = 100 pF <sup>Note</sup> |      |      | 300  | ns   |

Note C is the load capacitance of the SO3 output line.

#### (c) UART0 (dedicated baud rate generator output)

| Parameter     | Symbol | Conditions | MIN. | TYP. | MAX.   | Unit |
|---------------|--------|------------|------|------|--------|------|
| Transfer rate |        |            |      |      | 131250 | bps  |

# (d) UART0 (external clock input)

| Parameter                   | Symbol     | Conditions | MIN. | TYP. | MAX.  | Unit |
|-----------------------------|------------|------------|------|------|-------|------|
| ASCK0 cycle time            | tксүз      |            | 800  |      |       | ns   |
| ASCK0 high-/low-level width | tкнз, tкLз |            | 400  |      |       | ns   |
| Transfer rate               |            |            |      |      | 39063 | bps  |



#### (e) I2C bus mode

|                                                  | Davamatav                      | Courselle ed | Standa              | rd Mode | High-Spe              | ed Mode               | Unit  |
|--------------------------------------------------|--------------------------------|--------------|---------------------|---------|-----------------------|-----------------------|-------|
|                                                  | Parameter                      | Symbol       | MIN.                | MAX.    | MIN.                  | MAX.                  | Offic |
| SCL0 clock frequency                             |                                | fscL         | 0                   | 100     | 0                     | 400                   | kHz   |
| Bus free time (between stop and start condition) |                                | tbur         | 4.7                 |         | 1.3                   |                       | μs    |
| Hold timeNote 1                                  |                                | thd:sta      | 4.0                 |         | 0.6                   |                       | μs    |
| SCL0 clock low-level width                       |                                | tLOW         | 4.7                 |         | 1.3                   |                       | μs    |
| SCL0 clock high                                  | SCL0 clock high-level width    |              | 4.0                 |         | 0.6                   |                       | μs    |
| Start/restart con                                | dition setup time              | tsu:sta      | 4.7                 |         | 0.6                   |                       | μs    |
| Data hold time                                   | CBUS compatible master         | thd:dat      | 5.0                 |         | _                     | _                     | μs    |
|                                                  | I <sup>2</sup> C bus           |              | O <sup>Note 2</sup> |         | O <sup>Note 2</sup>   | 0.9 <sup>Note 3</sup> | μs    |
| Data setup time                                  |                                | tsu:dat      | 250                 |         | 100 <sup>Note 4</sup> |                       | ns    |
| SDA0 and SCL0                                    | SDA0 and SCL0 signal rise time |              |                     | 1000    |                       | 300                   | ns    |
| SDA0 and SCL0 signal fall time                   |                                | tr           |                     | 300     |                       | 300                   | ns    |
| Stop condition setup time                        |                                | tsu:sto      | 4.0                 |         | 0.6                   |                       | μs    |
| Capacitive load                                  | per bus line                   | Cb           |                     | 400     |                       | 400                   | pF    |

Notes 1. On start condition output, the first clock pulse is generated after this hold period.

- 2. To fill the undefined area of the SCL0 falling edge, it is necessary for the device to provide at least 300 ns of hold time internally for the SDA0 signal (on V<sub>IHmin.</sub> of SCL0 signal).
- 3. If the device does not extend the SCL0 signal low hold time (tLOW), only the maximum data hold time thd:DAT needs to be satisfied.
- **4.** The high-speed mode I<sup>2</sup>C bus is available in the standard mode I<sup>2</sup>C bus system. At this time, the conditions described below must be satisfied.
  - $\bullet$  If the device does not extend the SCL0 signal low state hold time  $t_{\text{SU:DAT}} \geq 250 \text{ ns}$
  - If the device extends the SCL0 signal low state hold time
     Be sure to transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the SCL0 line is released (transmit the next data bit to the SDA0 line before the sclower line befor



#### (3) CLASS2 (TA = $-40 \text{ to } +85^{\circ}\text{C}$ , VDD = 4.5 to 5.5 V)

# (a) Internal clock count limit

| Parameter                 | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|---------------------------|--------|------------|------|------|------|------|
| Internal clock cycle time | tcclk  |            | 467  |      | 510  | ns   |

# (b) In normal mode

| Parameter                                         | Symbol       | Conditions | MIN. | TYP. | MAX.    | Unit |
|---------------------------------------------------|--------------|------------|------|------|---------|------|
| Rise time propagation delay (from C2TX↑ to C2RX↑) | tpdr         |            |      |      | 62tсськ | μs   |
| Fall time propagation delay (from C2TX↓ to C2RX↓) | <b>t</b> PDF |            |      |      | 62tсськ | μs   |

# (c) In quadruple-speed mode

| Parameter                                         | Symbol        | Conditions | MIN. | TYP. | MAX.   | Unit |
|---------------------------------------------------|---------------|------------|------|------|--------|------|
| Rise time propagation delay (from C2TX↑ to C2RX↑) | <b>t</b> PDRX |            |      |      | 8tcclk | μs   |
| Fall time propagation delay (from C2TX↓ to C2RX↓) | <b>t</b> PDFX |            |      |      | 8tcclк | μs   |

# (d) Transmission/reception pulse width (in normal mode)

| Symbol                     | txmin | txnoм | txmax | trmin        | trmax        | Unit |
|----------------------------|-------|-------|-------|--------------|--------------|------|
| When Passive: 0, Active: 1 | 60    | 64    | 68    | 37           | 91 or below  | μs   |
| When Passive: 1, Active: 0 | 122   | 128   | 134   | 100          | 157 or below | μs   |
| When Active is SOF         | 193   | 200   | 207   | 170          | 230          | μs   |
| When Passive is EOF        | 271   | 280   | 289   | 249          | 320 or below | μs   |
| Idle point                 |       |       |       | 320 or above | 8tcclk       | μs   |
| When Active is Break       | 768   |       |       | 249 or above |              | μs   |

# (e) Transmission/reception pulse width (in quadruple-speed mode)

| Symbol                     | txmin | txnoм | txmax | trmin | trmax  | Unit |
|----------------------------|-------|-------|-------|-------|--------|------|
| When Passive: 0, Active: 1 | 15    | 16    | 17    | 10    | 22     | μs   |
| When Passive: 1, Active: 0 | 30    | 32    | 34    | 25    | 39     | μs   |
| When Active is SOF         | 48    | 50    | 52    | 43    | 57     | μs   |
| When Passive is EOF        | 68    | 70    | 72    | 63    | 80     | μs   |
| Idle point                 |       |       |       | 80    | 8tсськ | μs   |
| When Passive: 0, Active: 1 | 768   |       |       | 63    |        | μs   |



# **AC Timing Test Points (Excluding X1 Input)**



# **Clock Timing**



# **TI Timing**



# **Interrupt Request Input Timing**



# **RESET** Input Timing





# **Serial Transfer Timing**

#### 3-wire serial I/O mode:



# **UART** mode (external clock input):



# I<sup>2</sup>C bus mode:



#### CLASS2 propagation waveform (example of short pulse width)



Remarks 1. The meanings of the symbols in the above figure are as follows:

tpdr: Rise time propagation delay in normal mode of the CLASS2 transceiver

tpdf: Fall time propagation delay in normal mode of the CLASS2 transceiver

tpdrx: Rise time propagation delay in quadruple-speed mode of the CLASS2 transceiver

tpdfx: Fall time propagation delay in quadruple-speed mode of the CLASS2 transceiver

2. The values of tpdf, tpdf, tpdfx, and tpdfx, can be specified using the class 2 rise time propagation delay correction register (C2PDR) and class 2 fall time propagation delay correction register (C2PDF).



#### A/D Converter Characteristics (TA = -40 to +85°C, VDD = AVDD = AVREF = 4.5 to 5.5 V, Vss = AVss = 0 V)

| Parameter                     | Symbol | Conditions | MIN. | TYP. | MAX.  | Unit |
|-------------------------------|--------|------------|------|------|-------|------|
| Resolution                    |        |            | 8    | 8    | 8     | bit  |
| Overall error <sup>Note</sup> |        |            |      |      | ±0.6  | %FSR |
| Conversion time               | tconv  |            | 14   |      | 100   | μs   |
| Analog input voltage          | VIAN   |            | AVss |      | AVREF | V    |
| AV <sub>REF</sub> resistance  | RAIREF |            | 9.5  | 15   | 37    | kΩ   |

Note Excludes quantization error (±0.2%FSR). It is indicated as a ratio to the full-scale value.

# Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics ( $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )

| Parameter                           | Symbol | Conditions                   | MIN. | TYP.                | MAX. | Unit |
|-------------------------------------|--------|------------------------------|------|---------------------|------|------|
| Data retention power supply voltage | VDDDR  |                              | 2.0  |                     | 5.5  | V    |
| Data retention power supply current | IDDDR  | VDDDR = 2.0 V                |      | 0.1                 | 10   | μΑ   |
| Release signal set time             | tsrel  |                              | 0    |                     |      | μs   |
| Oscillation stabilization wait time | twait  | Release by RESET             |      | 2 <sup>17</sup> /fx |      | ms   |
|                                     |        | Release by interrupt request |      | Note                |      | ms   |

**Note** Selection of  $2^{12}$ /fx,  $2^{14}$ /fx,  $2^{15}$ /fx,  $2^{16}$ /fx, and  $2^{17}$ /fx is possible with bits 0 to 2 (OSTS0 to OSTS2) of the oscillation stabilization time select register (OSTS).

# Data Retention Timing (STOP Mode Release by RESET)





Data Retention Timing (Standby Release Signal: STOP Mode Release by Interrupt Request Signal)





# 11. PACKAGE DRAWING

# 80-PIN PLASTIC QFP (14x14)



detail of lead end





NOTE

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            |
|------|------------------------|
| Α    | 17.20±0.20             |
| В    | 14.00±0.20             |
| С    | 14.00±0.20             |
| D    | 17.20±0.20             |
| F    | 0.825                  |
| G    | 0.825                  |
| Н    | 0.32±0.06              |
| ı    | 0.13                   |
| J    | 0.65 (T.P.)            |
| K    | 1.60±0.20              |
| L    | 0.80±0.20              |
| М    | $0.17^{+0.03}_{-0.07}$ |
| N    | 0.10                   |
| Р    | 1.40±0.10              |
| Q    | 0.125±0.075            |
| R    | 3°+7°                  |
| S    | 1.70 MAX.              |
|      |                        |

P80GC-65-8BT-1



# 12. RECOMMENDED SOLDERING CONDITIONS

For the solder mounting method and soldering conditions of the  $\mu$ PD780833Y, contact an NEC sales representative.



# APPENDIX A. DEVELOPMENT TOOLS

The following development tools are available for system development using the  $\mu$ PD780833Y. Also refer to (5) Cautions on using development tools.

# (1) Language processing software

| RA78K0   | Assembler package common to 78K/0 Series              |
|----------|-------------------------------------------------------|
| CC78K0   | C compiler package common to 78K/0 Series             |
| DF780833 | Device file for μPD780833Y Subseries                  |
| CC78K0-L | C compiler library source file common to 78K/0 Series |

# (2) Flash memory writing tools

| Flashpro II                | Flash programmer dedicated to on-chip flash memory microcontrollers                                                                 |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| (Part No.: FL-PR2)         |                                                                                                                                     |
| Flashpro III               |                                                                                                                                     |
| (Part No.: FL-PR3, PG-FP3) |                                                                                                                                     |
| FA-80GC                    | Adapter for flash memory writing used by connecting the Flashpro II or Flashpro III.  This is for 80-pin plastic QFP (GC-8BT type). |

#### (3) Debugging tool

# • When using in-circuit emulator IE-78K0-NS

| IE-78K0-NS        | In-circuit emulator common to 78K/0 Series                                                                         |
|-------------------|--------------------------------------------------------------------------------------------------------------------|
| IE-70000-MC-PS-B  | Power supply unit for IE-78K0-NS                                                                                   |
| IE-70000-98-IF-C  | Interface adapter when using PC-9800 series as host machine (excluding notebook PCs) (C bus supported)             |
| IE-70000-CD-IF-A  | PC card and interface cable when using notebook PC as host machine (PCMCIA socket supported)                       |
| IE-70000-PC-IF-C  | Interface adapter when using IBM PC/AT™ compatible as host machine (ISA bus supported)                             |
| IE-70000-PCI-IF-A | Adapter necessary when using on-chip PCI bus PC as host machine                                                    |
| IE-780833-NS-EM4  | Emulation board to emulate μPD780833Y Subseries                                                                    |
| IE-78K0-NS-P02    | I/O board necessary when using IE-780833-NS-EM4                                                                    |
| NP-80GC           | Emulation probe for 80-pin plastic QFP (GC-8BT type)                                                               |
| EV-9200GC-80      | Conversion socket to connect target system on which an 80-pin plastic QFP (GC-8BT type) can be mounted and NP-80GC |
| ID78K0-NS         | Integrated debugger for IE-78K0-NS                                                                                 |
| SM78K0            | System simulator common to 78K/0 Series                                                                            |
| DF780833          | Device file for μPD780833Y Subseries                                                                               |



# • When using in-circuit emulator IE-78001-R-A

| IE-78001-R-A      | In-circuit emulator common to 78K/0 Series                                                                          |
|-------------------|---------------------------------------------------------------------------------------------------------------------|
| IE-70000-98-IF-C  | Interface adapter when using PC-9800 series as host machine (excluding notebook PCs) (C bus supported)              |
| IE-70000-PC-IF-C  | Interface adapter when using IBM PC/AT compatible as host machine (ISA bus supported)                               |
| IE-70000-PCI-IF-A | Adapter necessary when using on-chip PCI bus PC as host machine                                                     |
| IE-78000-R-SV3    | Interface adapter and cable when using EWS as host machine                                                          |
| IE-780833-NS-EM4  | Emulation board to emulate $\mu$ PD780833Y Subseries                                                                |
| IE-78K0-NS-P02    | I/O board necessary when using IE-780833-NS-EM4                                                                     |
| IE-78K0-R-EX1     | Emulation probe conversion board necessary to use IE-780833-NS-EM4 + IE-78K0-NS-P02 on IE-78001-R-A                 |
| EP-78230GC-R      | Emulation probe for 80-pin plastic QFP (GC-8BT type)                                                                |
| EV-9200GC-80      | Conversion socket to connect target system board manufactured for 80-pin plastic QFP (GC-8BT type) and EP-78230GC-R |
| ID78K0            | Integrated debugger for IE-78001-R-A                                                                                |
| SM78K0            | System simulator common to 78K/0 Series                                                                             |
| DF780833          | Device file for μPD780833Y Subseries                                                                                |

# (4) Real-time OS

| RX78K0 | Real-time OS for 78K/0 Series |
|--------|-------------------------------|
| MX78K0 | OS for 78K/0 Series           |

#### (5) Cautions on using development tools

- The ID78K0-NS, ID78K0, and SM78K0 are used in combination with the DF780833.
- The CC78K0 and RX78K0 are used in combination with the RA78K0 and the DF780833.
- The FL-PR3, FA-80GC, and NP-80GC are products of Naito Densei Machida Mfg. Co., Ltd. (+81-44-822-3813).
- For third-party development tools, see the Single-chip Microcontroller Development Tool Selection Guide (U11069E).
- The host machines and OSs supporting each software are as follows.

| Host Machine     | PC                                                                                       | EWS                                                                                                                                                                                |
|------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [OS]<br>Software | PC-9800 series [Japanese Windows™]<br>IBM PC/AT compatible<br>[Japanese/English Windows] | HP9000 series 700 <sup>™</sup> [HP-UX <sup>™</sup> ]<br>SPARCstation <sup>™</sup> [SunOS <sup>™</sup> , Solaris <sup>™</sup> ]<br>NEWS <sup>™</sup> (RISC) [NEWS-OS <sup>™</sup> ] |
| RA78K0           | √ Note                                                                                   | √                                                                                                                                                                                  |
| CC78K0           | √ Note                                                                                   | √                                                                                                                                                                                  |
| ID78K0-NS        | V                                                                                        | _                                                                                                                                                                                  |
| ID78K0           | V                                                                                        | V                                                                                                                                                                                  |
| SM78K0           | V                                                                                        | _                                                                                                                                                                                  |
| RX78K0           | √ Note                                                                                   | V                                                                                                                                                                                  |
| MX78K0           | √ Note                                                                                   | V                                                                                                                                                                                  |

Note DOS-based software



# Conversion Socket (EV-9200GC-80) Drawing and Footprints

Figure A-1. EV-9200GC-80 Drawing (for Reference Only)



EV-9200GC-80-G1E

| ITEM | MILLIMETERS  | INCHES    |
|------|--------------|-----------|
| Α    | 18.0         | 0.709     |
| В    | 14.4         | 0.567     |
| С    | 14.4         | 0.567     |
| D    | 18.0         | 0.709     |
| Е    | 4-C 2.0      | 4-C 0.079 |
| F    | 0.8          | 0.031     |
| G    | 6.0          | 0.236     |
| Н    | 16.0         | 0.63      |
| I    | 18.7         | 0.736     |
| J    | 6.0          | 0.236     |
| K    | 16.0         | 0.63      |
| L    | 18.7         | 0.736     |
| М    | 8.2          | 0.323     |
| N    | 8.0          | 0.315     |
| 0    | 2.5          | 0.098     |
| Р    | 2.0          | 0.079     |
| Q    | 0.35         | 0.014     |
| R    | φ2.3         | φ0.091    |
| S    | <b>ø</b> 1.5 | φ0.059    |

Figure A-2. EV-9200GC-80 Footprints (for Reference Only)



EV-9200GC-80-P1E

| ITEM | MILLIMETERS                          | INCHES                                                           |
|------|--------------------------------------|------------------------------------------------------------------|
| А    | 19.7                                 | 0.776                                                            |
| В    | 15.0                                 | 0.591                                                            |
| С    | $0.65\pm0.02 \times 19=12.35\pm0.05$ | $0.026^{+0.001}_{-0.002} \times 0.748 = 0.486^{+0.003}_{-0.002}$ |
| D    | $0.65\pm0.02 \times 19=12.35\pm0.05$ | $0.026^{+0.001}_{-0.002} \times 0.748 = 0.486^{+0.003}_{-0.002}$ |
| Е    | 15.0                                 | 0.591                                                            |
| F    | 19.7                                 | 0.776                                                            |
| G    | 6.0±0.05                             | $0.236^{+0.003}_{-0.002}$                                        |
| Н    | 6.0±0.05                             | 0.236 <sup>+0.003</sup> <sub>-0.002</sub>                        |
| I    | 0.35±0.02                            | 0.014 <sup>+0.001</sup>                                          |
| J    | \$\psi_2.36\pmu_0.03\$               | \$\phi_0.093^{+0.001}_{-0.002}\$                                 |
| K    | <b>φ</b> 2.3                         | Ø0.091                                                           |
| L    | φ1.57±0.03                           | φ0.062 <sup>+0.001</sup> <sub>-0.002</sub>                       |

Caution Dimensions of mount pad for EV-9200 and that for target device (QFP) may be different in some parts. For the recommended mount pad dimensions for QFP, refer to "SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL" (C10535E).



#### APPENDIX B. RELATED DOCUMENTS

The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

#### **Documents related to devices**

| Document Name                           | Document No.  |
|-----------------------------------------|---------------|
| μPD780833Y Subseries User's Manual      | U13892E       |
| μPD780833Y Data Sheet                   | This document |
| μPD78F0833Y Data Sheet                  | U15013E       |
| 78K/0 Series User's Manual Instructions | U12326E       |

# Documents related to development tools (user's manuals)

| Document Name                                                  |                                                     | Document No.   |
|----------------------------------------------------------------|-----------------------------------------------------|----------------|
| RA78K0 Assembler Package                                       | Operation                                           | U11802E        |
|                                                                | Language                                            | U11801E        |
|                                                                | Structured Assembly Language                        | U11789E        |
| CC78K0 C Compiler                                              | Operation                                           | U11517E        |
|                                                                | Language                                            | U11518E        |
| IE-78K0-NS                                                     |                                                     | U13731E        |
| IE-78K0-R-EX1                                                  |                                                     | To be prepared |
| IE-780833-NS-EM4                                               |                                                     | To be prepared |
| SM78K0S, SM78K0 System Simulator Windows Based                 | Operation                                           | U14611E        |
| SM78K Series System Simulator<br>Ver. 2.10 or later            | External Part User Open<br>Interface Specifications | To be prepared |
| ID78K0-NS Integrated Debugger Ver. 2.00 or later Windows Based | Operation                                           | U14379E        |
| ID78K0 Integrated Debugger Windows Based                       | Guide                                               | U11649E        |
|                                                                | Reference                                           | U11539E        |

Caution The related documents listed above are subject to change without notice. Be sure to read the latest version of each document before designing.



# Documents related to embedded software (user's manuals)

| Document Name             |              | Document No. |
|---------------------------|--------------|--------------|
| 78K/0 Series Real-time OS | Fundamentals | U11537E      |
|                           | Installation | U11536E      |
| 78K/0 Series OS MX78K0    | Fundamental  | U12257E      |

#### Other related documents

| Document Name                                                                      | Document No. |
|------------------------------------------------------------------------------------|--------------|
| SEMICONDUCTOR SELECTION GUIDE Products & Packages (CD-ROM)                         | X13769X      |
| Semiconductor Device Mounting Technology Manual                                    | C10535E      |
| Quality Grades on NEC Semiconductor Devices                                        | C11531E      |
| NEC Semiconductor Device Reliability/Quality Control System                        | C10983E      |
| Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892E      |

Caution The related documents listed above are subject to change without notice. Be sure to read the latest version of each document before designing.



#### NOTES FOR CMOS DEVICES -

#### 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

# **③ STATUS BEFORE INITIALIZATION OF MOS DEVICES**

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

Purchase of NEC I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

FIP and IEBus are trademarks of NEC Corporation.

Windows is either a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries.

PC/AT is a trademark of International Business Machines Corporation.

HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company.

SPARCstation is a trademark of SPARC International, Inc.

Solaris and SunOS are trademarks of Sun Microsystems, Inc.

NEWS and NEWS-OS are trademarks of Sony Corporation.



# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- Device availability
- · Ordering information
- · Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

#### **NEC Electronics Inc. (U.S.)**

Santa Clara, California Tel: 408-588-6000 800-366-9782 Fax: 408-588-6130 800-729-9288

#### **NEC Electronics (Germany) GmbH**

Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490

#### **NEC Electronics (UK) Ltd.**

Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290

#### NEC Electronics Italiana s.r.l.

Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99

# NEC Electronics (Germany) GmbH

Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580

#### **NEC Electronics (France) S.A.**

Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99

#### **NEC Electronics (France) S.A.**

Madrid Office Madrid, Spain Tel: 91-504-2787 Fax: 91-504-2860

#### **NEC Electronics (Germany) GmbH**

Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388

#### **NEC Electronics Hong Kong Ltd.**

Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044

#### **NEC Electronics Hong Kong Ltd.**

Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

# NEC Electronics Singapore Pte. Ltd.

United Square, Singapore Tel: 65-253-8311 Fax: 65-250-3583

#### **NEC Electronics Taiwan Ltd.**

Taipei, Taiwan Tel: 02-2719-2377 Fax: 02-2719-5951

#### **NEC do Brasil S.A.**

Electron Devices Division Guarulhos-SP Brasil Tel: 55-11-6462-6810 Fax: 55-11-6462-6829

J00.7



The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative.

- The information in this document is current as of October, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of NEC semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

- (1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).