3MHz Synchronous Switch-Mode Battery Charger with Full USB Compliance and USB-OTG Boost Regulator #### **Features** - Charge Faster Than Linear Charger - 3MHz with 0% to 99.5% Duty Cycle Synchronous Switch-Mode Charger with 1.5A Integrated N-MOSFETs - 4V-6V Input Operating Range - 20V Absolute Maximum Input Voltage - Safety - -Reverse leakage protection to prevent battery drainage - -Thermal regulation and protection - -Input/output over-voltage protection - -Cycle-by-cycle current limit - Accuracy - -+1% charge voltage regulation (0 to 85°C) - -±5% charge current regulation - -<u>+</u>5% input current regulation (100mA and 500mA) - · Built-In Input Current Sensing and Limiting - · Automatic Charging - Programmable Through High-Speed I<sup>2</sup>C Interface(3.4Mb/s) - -Input Current Limit - -Fast-Charge and Termination Current - -Charge Regulation Voltage - -Weak Battery Voltage Threshold - -VIN DPM Threshold - -Termination Enable/Disable - -OTG Enable/Disable - -Reset All Parameter Control - -Safety Timer with Reset Control - 5V, 500mA Boost Mode for USB OTG for 2.5V to 4.5V Battery Input - Available in 1.7mmx2.1mm WLCSP-20 and TQFN4x4-20A Packages ### **General Description** The APW7262 combine switch-mode battery charger and a boost regulator with fixed 3MHz switching frequency, which drives two integrated N-channel power MOSFETs. In battery charging, the high-efficiency step-down DC/DC converter is capable of delivering 1.5A output current over a wide input voltage range from 4V to 6V for APW7262, the step-down DC/DC converter is ideally suited for portable electronic devices that are powered from 1-cell Li-ion battery. The Charging parameters and operating modes can be programmed through an I²C interface. The APW7262 has high accuracy regulation of input current, charge current and charge voltage. It equipped with charge termination, and charge status monitoring for battery detection. The APW7262 charge the battery in three phases: conditioning, constant current and constant voltage. The APW7262 features Dynamic Power Management (DPM) mode to accomplish input power limiting. The input current is limited to the value set by the I²C host. This feature reduces battery charge current when the input power limit is reached to avoid overloading the AC adapter when supplying the load and the battery charger simultaneously. The charge termination is based on battery voltage, a programmed minimum current level and charge current termination bit set by the I²C host. If the battery voltage falls below an internal threshold, the APW7262 automatically restarts the charge cycle, and when the input voltage falls below the battery voltage, it will enter a low-quiescent current sleep mode. The APW7262 supports the thermal regulation and over temperature protection to maintain the junction temperature of 120°C by reducing charge current. The APW7262 can operate as a boost regulator. To support USB OTG device, APW7262 can provide VBUS (5.05V) by boosting the battery voltage. The APW7262 is available in1.7mmx2.1mm WLCSP-20 and TQFN4x4-20A packages. ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders. ## **Applications** - Cell Phones, Smart Phones and PDAs - · Tablet PC - Portable Media Players, Handheld Device ### **Simplified Application Circuit** ## Ordering and Marking Information Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight). ### **Pin Configuration** APW7262 Top View 1.7X2.1mm 20-pin WLCSP-20 ### Absolute Maximum Ratings (Note 1,2) | Symbol | Parameter | Rating | Unit | |------------------|---------------------------------------------------------|------------|------| | | VBUS, PMID and STAT to PGND Voltage | -0.3 to 20 | V | | V <sub>I/O</sub> | BOOT and SW to PGND Voltage | -0.3 to 20 | V | | | SCL, SDA, OTG, REGN, CSIN, CSOUT and CD to PGND Voltage | -0.3 to 7 | V | | $V_{BOOT}$ | BOOT Supply Voltage (BOOT to SW) | -0.3 ~ 7 | V | | TJ | Maximum Junction Temperature | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | T <sub>SDR</sub> | Maximum Lead Soldering Temperature (10 Seconds) | 260 | °C | Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability Note 2: The device is ESD sensitive. Handling precautions are recommended. ### Thermal Characteristics (Note 3) | Symbol | Parameter | Typical Value | Unit | | |----------------------|--------------------------------------------|-----------------|------|------| | 0 | Junction-to-Ambient Resistance in free air | WLCSP1.7x2.1-20 | 85 | °C/W | | $ heta_{\sf JA}$ | Juniction-to-Ambient Resistance in nee all | TQFN4x4-20A | 41 | C/VV | | 0 | Junction-to-Case Resistance in free air | WLCSP1.7x2.1-20 | 25 | °C/W | | $ heta_{ extsf{JC}}$ | Junction-to-Case Resistance in free all | TQFN4x4-20A | 9 | C/VV | Note 3: $\theta_{\text{IA}}$ is measured with the component mounted on a high effective the thermal conductivity test board in free air. ## **Recommended Operating Conditions (Note 4)** | Symbol | Parameter | Range | Unit | |------------------|------------------------------------------|-------------|------| | V <sub>BUS</sub> | Supply Voltage (VBUS to GND) | 4 to 6 | V | | V <sub>OUT</sub> | Converter Output Voltage | 3.5 to 4.44 | V | | I <sub>our</sub> | Output Current (R <sub>SNS</sub> =68m Ω) | 0.55~1.55 | Α | | T <sub>A</sub> | Ambient Temperature | -40 to 85 | °C | | TJ | Junction Temperature | -40 to 125 | °C | Note 4: Refer to the typical application circuit. ### **Electrical Characteristics** | Cumbal | Parameter | Test Conditions | | APW7262 | | | |------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------| | Symbol | Parameter | rest Conditions | Min | Тур | Max | Unit | | INPUT CURREN | т | | | | | | | $I_{VBUS}$ | VBUS supply current control | V <sub>BUS</sub> > V <sub>BUS(min)</sub> , PWM switching | - | 10 | - | mA | | | | V <sub>BUS</sub> > V <sub>BUS(min)</sub> , PWM no switching | - | - | 5 | mA | | | | 0°C < T <sub>J</sub> < 85°C, CD=1 or HZ_MODE=1 | - | 140 | 260 | μΑ | | $I_{LKG}$ | Leakage current from battery to VBUS pin | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \text{ V}_{\text{CSOUT}} = 4.2\text{V}, \text{ High}$<br>Impedance Mode, $\text{V}_{\text{BUS}} = 0\text{V}$ | - | 0.2 | 5 | μΑ | | | 1 | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \text{ V}_{\text{CSOUT}} = 4.2\text{V}, \text{ High}$ Impedance Mode, SCL, SDA, OTG=0V or 1.8V | - | - | 20 | μΑ | | VOLTAGE REGI | JLATION | | | | | | | $V_{OREG}$ | Output Regulation voltage programmable range | Operating in voltage regulation | 3.5 | - | 4.44 | ٧ | | | Valta a a manulation a common . | $T_A = 25^{\circ}C$ | -0.5 | - | 0.5 | 0/ | | | Voltage regulation accuracy | $T_A = -40 \sim 85^{\circ}C$ | -1 | - | 1 | % | | CURRENT REGI | JLATION (FAST CHARGE) | | | | | | | I <sub>O(CHARGE)</sub> | Output charge current programmable range | $V_{LOWV} \leq V_{CSOUT} < V_{OREG}, V_{BUS} > V_{SLP},$<br>$R_{SNS} = 68m\Omega, LOW\_CHG = 0$ | 550 | - | 1500 | mA | | | Low charge current | $V_{LOWV} \leq V_{CSOUT} < V_{OREG}, V_{BUS} > V_{SLP},$<br>$R_{SNS} = 68m\Omega, LOW\_CHG = 1$ | - | 325 | 350 | mA | | | Charge Current Accuracy Across | 20mV < V <sub>IREG</sub> < 40mV | -8 | - | 2 | % | | | R <sub>SNS</sub> | 40mV < V <sub>IREG</sub> | -6 | - | 0 | % | | | Regulation accuracy of the voltage | 37.4mV≦V <sub>IREG</sub> <44.2mV | -3.5 | - | 3.5 | | | | across $R_{SNS}$ (for charge current regulation) $V_{IREG} = I_{O(CHARGE)} \times R_{SNS}$ | 44.2mV≦V <sub>IREG</sub> | -3 | - | 3 | % | | WEAK BATTER | | | | | | | | $V_{LOWV}$ | Weak battery voltage threshold programmable range | Adjustable using I <sup>2</sup> C control | 3.4 | - | 3.7 | ٧ | | | Weak battery voltage accuracy | | -5 | - | 5 | % | | | Hysteresis for V <sub>LOWV</sub> | Battery voltage falling | - | 100 | - | mV | | | Deglitch time for weak battery threshold | Rising voltage, 2mV overdrive, t <sub>RISE</sub> =100ns | - | 30 | - | ms | ### **Electrical Characteristics** | Typical values are | | Test Conditions | | APW7262 | | | | |------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------|-----|------|------| | Symbol | Parameter | | | Min | Тур | Max | Unit | | CD and OTG PIN | LOGIC LEVEL | | | | | | | | VL | Input low threshold level | | | - | - | 0.4 | ٧ | | V <sub>IH</sub> | Input high threshold level | | | 1.5 | - | - | V | | l <sub>bi as</sub> | Input bias current | Voltage on control | pin is 5V | - | - | 1 | μΑ | | CHARGE TERMIN | NATION DETECTION | | | | | | | | I <sub>TERM</sub> | Termination charge current programmable range | V <sub>CSOUT</sub> >V <sub>OREG</sub> -V <sub>REG</sub> | $_{\text{GH}}, V_{\text{BUS}} > V_{\text{SLP}}, R_{\text{SNS}} = 68 \text{m}\Omega$ | 50 | - | 400 | mA | | | Deglitch time for charge termination | Both rising and fate teachers are the second | alling, 2mV overdrive, t <sub>RISE</sub> , | 1 | 30 | - | ms | | | Regulation accuracy for | 3.4mV≦V <sub>IREG_TER</sub> | <sub>M</sub> ≤6.8mV | -25 | - | 25 | | | | termination current across RSNS | 6.8mV≦V <sub>IREG_TER</sub> | <sub>M</sub> ≦17mV | -25 | - | 25 | % | | | VIREG_TERM=IOTERM X RSNS | $17mV \le V_{IREG\_TERM}$ | ≦27.2mV | -5 | - | 5 | | | INPUT BASED DY | YNAMIC POWER MANAGEMENT | | | | | | | | V <sub>IN_DPM</sub> | Input voltage DPM threshold programmable range | | | 4.2 | - | 4.76 | ٧ | | | VIN DPM threshold accuracy | | | -3 | - | 3 | % | | INPUT CURRENT | LIMIT | - | | | | | | | | | I <sub>IN</sub> =100mA | T <sub>,</sub> =0°C~125°C | 88 | 93 | 98 | | | I <sub>IN LIMIT</sub> | Input current limiting threshold | | T,=-40°C ~125°C | 86 | 93 | 98 | mA | | #\_L#\\ | | T <sub>F</sub> 0°C ~125°C | | 450 | 475 | 500 | ı | | | | | T,=-40°C ~125°C | 440 | 475 | 500 | | | VREF BIAS REGI | JLATOR | | | 1 | | | | | $V_{REGN}$ | Input bias regulator voltage | $V_{BUS} > V_{IN(min)}$ or $V_{C}$<br>$C_{REGN} = 1 \mu F$ | <sub>SOUT</sub> >V <sub>BUS(min)</sub> , I <sub>REGN</sub> =1mA, | - | - | 6.5 | V | | | V <sub>REGN</sub> output short current limit | | | - | 30 | - | mA | | BATTERY RECH | ARGE THRESHOLD | | | | | | | | $V_{RCH}$ | Recharge threshold voltage | Below V <sub>OREG</sub> | | - | 120 | - | mV | | | Deglitch time | V <sub>CSOUT</sub> decrease t <sub>FALL</sub> =100ns, 10m\ | , | - | 130 | - | ms | | STAT OUTPUT | | | | | | | | | ., | Low-level output saturation voltage, STAT pin | I <sub>0</sub> =10mA, sink cur | rent | - | - | 0.55 | ٧ | | V <sub>OL(STAT)</sub> | High-level leakage current for STAT | Voltage on STAT pin is 5V | | - | - | 1 | μΑ | | I <sup>2</sup> C BUS LOGIC L | EVELS AND TIMING CHARACTER | RISTIC | | | | | | | V <sub>OL</sub> | Output low threshold level | I <sub>O</sub> =10mA, sink current | | - | - | 0.4 | V | | VL | Input low threshold level | V <sub>PULL_UP</sub> =1.8V, SDA and SCL | | - | | 0.4 | V | | V <sub>IH</sub> | Input high threshold level | V <sub>PULL_UP</sub> =1.8V, SD | | 1.2 | - | - | V | | I <sub>BIAS</sub> | Input bias current | V <sub>PULL_UP</sub> =1.8V, SD | A and SCL | | | 1 | μΑ | | f <sub>∞L</sub> | SCL clock frequency | V <sub>PULL_UP</sub> =1.8V, SD | A and SCL | - | - | 3.4 | MHz | ## **Electrical Characteristics** | Symbol | Parameter | Took Conditions | APW7262 | | | Unit | |-------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------|------|-----|-----------| | Symbol | Parameter | Test Conditions | | Тур | Max | Unit | | BATTERY DETE | CTION (In Termination) | | | | | | | I <sub>DETECT</sub> | Battery detection current before | Begins after termination detected, | - | -0.8 | _ | mA | | -DETECT | charge done (sink current) | $V_{CSOUT} \leq V_{OREG}$ | | | | | | t <sub>DETECT</sub> | Battery detection time | | - | 262 | - | ms | | SLEEP COMPAR | RATOR | | | | | | | $V_{\mathtt{SLP}}$ | SLEEP mode entry threshold, V <sub>BUS</sub> -V <sub>CSOUT</sub> | $2.3V \le V_{CSOUT} \le V_{OREG}$ , $V_{BUS}$ falling | 0 | 40 | 100 | mV | | $V_{SLP\_EXIT}$ | Sleep mode exit hysteresis | $2.3V \le V_{CSOUT} \le V_{OREG}$ | 140 | 200 | 260 | mV | | | Deglitch time for $V_{BUS}$ rising above $V_{SLP} + V_{SLP\_EXIT}$ | Rising voltage, 2mV overdrive, t <sub>RISE</sub> =100ns | - | 30 | - | ms | | UNDERVOLTAG | E LOCKOUT (UVLO) | | | | | | | UVLO | IC active threshold voltage | V <sub>BUS</sub> rising, Exit UVLO | 3.6 | 3.8 | 4 | V | | UVLO_HYS | IC active hysteresis | V <sub>BUS</sub> falling below UVLO, Enter UVLO | - | 150 | - | mV | | PWM | • | | | | | | | | Internal top reverse blocking | I <sub>IN_LIMIT</sub> =500mA, Measured from VBUS to PMID (for WLCSP-20) | = | 180 | 250 | | | | MOSFET on-resistance | I <sub>IN_LIMIT</sub> =500mA, Measured from VBUS to PMID (for TQFN-20A) | - | 220 | 290 | $m\Omega$ | | | Internal top N-Channel Switching | Measured from PMID to SW, V <sub>BOOT</sub> -V <sub>SW</sub> =4V (for WLCSP-20) | - | 130 | 225 | | | | MOSFET on-resistance | Measured from PMID to SW, V <sub>BOOT</sub> -V <sub>SW</sub> =4V (for TQFN-20A) | - | 170 | 265 | | | | Internal bottom N-Channel | Measured from SW to PGND (for WLCSP-20) | - | 130 | 225 | | | | MOSFET on-resistance | Measured from SW to PGND (for TQFN-20A) | - | 170 | 265 | | | fosc | Oscillator frequency | | 2.7 | 3 | 3.3 | MHz | | CHARGE MODE | PROTECTION | | | | | | | V <sub>OVP_IN_USB</sub> | Input VBUS OVP threshold voltage | V <sub>BUS</sub> threshold to turn off converter during charge V <sub>OVP_IN_USB</sub> | 6.3 | 6.5 | 6.7 | V | | - 001 _114_035 | V <sub>OVP IN USB</sub> hysteresis | VBUS falling from above V <sub>OVP_IN_USB</sub> | - | 170 | - | mV | | V <sub>OVP</sub> | Output OVP threshold voltage | V <sub>CSOUT</sub> threshold over V <sub>OREG</sub> to turn off charger during charge | | 117 | 121 | % | | | V <sub>OVP</sub> hysteresis | Lower limit for V <sub>CSOUT</sub> falling from above V <sub>OVP</sub> | - | 11 | - | % | | I <sub>ILIMIT</sub> | Cycle-by-cycle current limit for charge | Charge mode operation | 2.4 | 3 | 3.5 | Α | | - 1/ | Trickle to fast charge threshold | V <sub>CSOUT</sub> rising | 1.9 | 2.1 | 2.3 | V | | $V_{SHORT}$ | V <sub>SHORT</sub> hysteresis | V <sub>CSOUT</sub> falling below V <sub>SHORT</sub> | - | 100 | - | mV | ## **Electrical Characteristics** | 0 | ymbol Parameter Test Conditions | | APW7262 | | | l | |-----------------------|--------------------------------------------------------------------|--------------------------------------------------------------|---------|------|------|------| | Symbol | | | Min | Тур | Max | Unit | | HARGE MODE | PROTECTION | | | | | | | I <sub>SHORT</sub> | Trickle charge charging current | $V_{CSOUT} \leq V_{SHORT}$ | 25 | 35 | 45 | mA | | OOST MODE | OPERATION FOR VBUS (OPA_MOD | E=1, HZ_MODE=0) | | | | | | $V_{BUS\_B}$ | Boost output voltage (to VBUS pin) | 2.5V <v<sub>CSOUT&lt;4.5V</v<sub> | 4.9 | 5.05 | 5.2 | V | | | Boost output voltage accuracy | Including line and load regulation | -3 | - | 3 | % | | I <sub>BO</sub> | Maximum output current for boost | V <sub>BUS_B</sub> =5.05V, 2.5V <v<sub>CSOUT&lt;4.5V</v<sub> | 500 | - | - | mA | | I <sub>BLIMIT</sub> | Cycle by cycle current | V <sub>BUS_B</sub> =5.05V, 2.5V <v<sub>CSOUT&lt;4.5V</v<sub> | - | 1.59 | - | Α | | $V_{BUSOVP}$ | Overvoltage protection threshold fo boost (VBUS pin) | Threshold over VBUS to turn off converter during boost | 5.8 | 6 | 6.2 | V | | | V <sub>BUSOVP</sub> hysteresis | V <sub>BUS</sub> falling from above V <sub>BUSOVP</sub> | - | 162 | - | mV | | $V_{BATMAX}$ | Maximum battery voltage for boost (CSOUT pin) | V <sub>CSOUT</sub> rising edge during boost | 4.75 | 4.9 | 5.05 | V | | | V <sub>BATMAX</sub> hysteresis | V <sub>CSOUT</sub> falling from above V <sub>BATMAX</sub> | - | 200 | - | mV | | V | Minimum battery voltage for boost | During boosting | - | 2.5 | - | V | | $V_{BATMIN}$ | (CSOUT pin) | Before boost starts | - | 2.9 | 3.05 | V | | | Boost output resistance at high-impedance mode (From VBUS to PGND) | CD=1 or HZ_MODE=1 | 220 | - | - | kΩ | | ROTECTION | | | | | | | | T <sub>SHUTDOWN</sub> | Thermal trip | | - | 165 | - | | | | Thermal hysteresis | | | 10 | - | °C | | $T_CF$ | Thermal regulation threshold | Charge current begins to reduce | - | 120 | - | | | t <sub>40M</sub> | 40 minute timer | 40 minute mode | 35 | 40 | 45 | Min | ## I<sup>2</sup>C Serial Control Port Operation Timing characteristics for I<sup>2</sup>C Interface signals over recommended operating conditions (unless otherwise noted) | Cumbal | Porometer Test Conditions | | APW7262 | | | | |---------------------|------------------------------------------------|---------------------------|---------|------|------|------| | Symbol | Parameter | Parameter Test Conditions | | Тур. | Max. | Unit | | f <sub>SCL</sub> | Frequency, SCL | No Wait States | - | - | 400 | kHz | | t <sub>W(H)</sub> | Pulse Duration, SCL High | | 0.6 | - | - | | | t <sub>W(L)</sub> | Pulse Duration, SCL Low | | 1.3 | - | - | μs | | t <sub>r</sub> | Rise Time, SCL and SDA | | - | - | 300 | ns | | tf | Fall Time, SCL and SDA | | - | - | 300 | ns | | t <sub>setup1</sub> | Setup Time, SCL to SDA | | 100 | - | - | ns | | t <sub>hold1</sub> | Hold Time, SCL to SDA | | 0 | - | - | ns | | t <sub>(buf)</sub> | Bus Free Time Between Stop and Start Condition | | 1.3 | - | - | | | t <sub>setup2</sub> | Setup Time, SCL to Start<br>Condition | | 0.6 | - | - | | | t <sub>hold2</sub> | Hold Time, Start condition to SCL | | 0.6 | - | - | μs | | t <sub>setup3</sub> | Setup Time, SCL to Stop<br>Condition | | 0.6 | - | - | | | C <sub>L</sub> | Load Capacitance for Each<br>Bus Line | | - | - | 400 | pF | Figure 1. SCL and SDA Timing Figure 2. Start and Stop Conditions Timing ## **Reset Timing** Control signal parameters over recommended operating conditions (unless otherwise noted). Please refer to "Recommended Use Model" section on usage of all terminals. | Symbol | Parameter | APW7262 | | Test Conditions APW7262 | | ! | Unit | |---------------------------|----------------------------------|-----------------|------|-------------------------|------|-------|------| | Syllibol | Farameter | rest Conditions | Min. | Тур. | Max. | Offic | | | t <sub>p(/RST)</sub> | Pulse Duration, RESET<br>Active. | No Load | 100 | - | - | μs | | | t <sub>d(I2C_Ready)</sub> | Time to Enable I <sup>2</sup> C | | - | - | 13.5 | ms | | Figure 3. Reset Timing # **Pin Description** | PIN | NAME | Description | |------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1, A2 | VBUS | Charge Input Voltage. | | A3 | воот | Supply Input for the Internal high-side gate driver and an internal level-shift circuit. Connect to an external ceramic capacitor and internal diode to create a boosted voltage suitable to drive a logic-level N-channel MOS FET. | | A4 | SCL | I <sup>2</sup> C Interface Clock. This pin should not be left floating. | | B1, B2, B3 | PMID | Converter Input Voltage. Connect at least $4.7\mu F$ ceramic capacitor from PVCC to PGND and place it as close as possible to IC. | | B4 | SDA | I <sup>2</sup> C Interface Data. This pin should not be left floating. | | C1, C2, C3 | SW | Junction point of the Internal high-side MOSFET Source, output filter inductor and internal the low-side MOSFET Drain. Connect the 0.01μF bootstrap capacitor from SW to BOOT. | | C4 | STAT | STAT is an open drain output used to indicate the status of the various charger operations. Low when charge in progress. STAT can be used to drive a LED or communicate with a host processor. | | D1, D2, D3 | PGND | Power ground. Ground connection for high current power converter node. This pin is used as sink for internal low-side gate drivers. | | D4 | OTG | Boost Mode Enable Control Pin. When OTG actives, the device operates in boost mode. | | E1 | CSIN | Positive Input of current sensing Amplifier for charge terminal. A 0.1µF ceramic capacitor is placed from CSIN to CSOUT to provide differential-mode filtering. An optional 0.1µF ceramic capacitor is placed from CSIN pin to PGND for common-mode filtering. | | E2 | CD | Charge Disable. CD=Low, charge is enabled, CD=High, charge is disabled. | | E3 | REGN | Supply Voltage. This pin provides bias supply, low-side gate drivers and the bootstrap circuit for high-side drivers. Ensure that this pin is bypassed by a 1µF ceramic capacitor next to the pin. | | E4 | CSOUT | Battery Output and Negative Input of current sensing Amplifier for charge terminal. A 0.1μF ceramic capacitor is placed from CSOUT to CSIN to provide differential-mode filtering. An optional 0.1μF ceramic capacitor is placed from CSOUT pin to PGND for common-mode filtering. | ## **Typical Operating Characteristics** # **Typical Operating Characteristics** CH1: V<sub>BUS</sub> (5V/div) CH2: V<sub>BAT</sub> (1V/div) CH3: V<sub>STAT</sub> (5V/div) CH4: I<sub>BAT</sub> (500mA/div) Time: 1s/div CH1: V<sub>BUS</sub> (SV/div) CH2: I<sub>VBUS</sub> (200mA/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>L</sub> (500mA/div) Time: 1s/div CH1: V<sub>BUS</sub> (5V/div) CH2: I<sub>VBUS</sub> (500mA/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>L</sub> (500mA/div) Time: 500ms/div CH1: $V_{BUS}$ (5V/div) CH2: $I_{VBUS}$ (500mA/div) CH3: $V_{BAT}$ (2V/div) CH4: $I_{L}$ (1A/div) Time: 500ms/div CH2: I<sub>VBUS</sub> (500mA/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>L</sub> (1A/div) Time: 500ms/div CH2: I<sub>VBUS</sub> (1A/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>L</sub> (1A/div) Time: 100ms/div # Charge Start-up with HZ \_MODE Bit Reset, $V_{OREG}$ =4.2V, $V_{BAT}$ =3.8, $I_{IN\_LIMIT}$ =NO Limit CH2: $I_{VBUS}(1A/div)$ CH3: $V_{BAT}(2V/div)$ CH4: $I_L(1A/div)$ Time: 200 $\mu$ s/div Charge Shutdown with CD Pin Pulled High, $V_{OREG}$ =4.2V, $V_{BAT}$ =Float, $I_{IN\_LIMIT}$ =NO Limit CH2: V<sub>STAT</sub> (5V/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>L</sub> (1A/div) Time: 100ms/div Charge Start-up with CD Pin Pulled Low, $V_{OREG}$ =4.2V, $V_{BAT}$ =Float, $I_{IN\_LIMIT}$ =NO Limit CH2: V<sub>STAT</sub> (5V/div) CH3: V<sub>BAT</sub> (2V/div) CH4: IL (1A/div) Time: 1s/div Battery Remove/Insertion during Charging, V<sub>OREG</sub>=4.2V, V<sub>BAT</sub>=3.8, I<sub>IN\_LIMIT</sub>=NO Limit, TE=0 CH1: $I_{VBUS}$ (1A/div) CH2: $V_{BAT}$ (2V/div) CH3: $I_{L}$ (1A/div) Time: 50ms/div Battery Remove during Charging, $V_{OREG}$ =4.2V, $V_{BAT}$ =3.8, $I_{IN\_LIMIT}$ =NO Limit, TE=1 CH1: $I_{VBUS}$ (1A/div) CH2: $V_{BAT}$ (2V/div) CH3: $I_{L}$ (1A/div) Time: 500ms/div DPM, $V_{SP}$ =4.533V, $V_{OREG}$ =4.2V, $V_{BAT}$ =3.8, $I_{IN\_LIMIT}$ =NO Limit, TE=1 $\begin{array}{ll} CH1: \ V_{BUS} \ (1V/div) \\ CH2: \ I_{VBUS} \ (1A/div) \\ CH3: \ V_{BAT} \ (2V/div) \\ CH4: \ I_{L} \ (1A/div) \\ Time: \ 5ms/div \end{array}$ DPM, $V_{SP}$ =4.533V, $V_{OREG}$ =4.2V, $V_{BAT}$ =3.8, $I_{IN\_LIMIT}$ =NO Limit, TE=1 (Cont.) CH2: I<sub>VBUS</sub> (1V/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>L</sub> (1A/div) Time: 20µs/div Charge Mode, V<sub>BUS</sub> OVP/Released OVP, $\begin{array}{l} \text{CH1: V}_{\text{BUS}} \text{ (2V/div)} \\ \text{CH2: V}_{\text{STAT}} \text{ (5V/div)} \\ \text{CH3: V}_{\text{BAT}} \text{ (2V/div)} \\ \text{CH4: IL (500mA/div)} \\ \text{Time: 1s/div} \end{array}$ Charge Mode, Battery OVP/Released OVP, $V_{OREG}$ =4.2V, $I_{IN\_LIMIT}$ =NO Limit CH2: V<sub>STAT</sub> (5V/div) CH3: V<sub>BAT</sub> (2V/div) CH4: IL (500mA/div) Time: 1s/div Battery Overload, V<sub>OREG</sub>=4.2V, V<sub>BAT</sub>=Float, I<sub>IN LIMIT</sub>=NO Limit CH1: $V_{BUS}$ (2V/div) CH2: $V_{BAT}$ (2V/div) CH3: $V_{STAT}$ (5V/div) CH4: $I_L$ (1A/div) Time: 200 $\mu$ s/div CH1: V<sub>STAT</sub> (5V/div) CH2: I<sub>VBUS</sub> (1A/div) CH3: V<sub>BAT</sub> (2V/div) CH4: I<sub>BAT</sub> (1A/div) Time: 500ms/div CH1: $I_L$ (300/m/div) CH2: $V_{LX}$ (5V/div) CH3: $V_{BUS}$ (5V/div) Time: 500ns/div CH1: $I_L$ (500mA/div) CH2: $V_{LX}$ (5V/div) CH3: $V_{BUS}$ (5V/div) CH4: $I_{VBUS}$ (500mA/div) Time: 200ns/div ## **Block Diagram** ### **Charger VBUS POR** Figure 4. Charger VBUS POR Flow Chart #### **HZ State** Figure 5. HZ State Flow Chart ### **Charge Configuration State** Figure 6. Charge Configuration Flow Chart #### **Charge State** Figure 7. Operational Flow Chart in Charge Mode ### In Charge State=>Charge Start Figure 8. Charger Timer Flow Chart ### **Function Description** The APW7262 is a switch-mode battery charger with fixed 3MHz switching frequency, which drives two integrated N-channel power MOSFETs. The step-down DC/DC converter is ideally suited for portable electronic devices. In addition, the APW7262 can supply 5V to USB On-The-Go (OTG) peripherals through I<sup>2</sup>C programmable. The APW7262 has three operation states in substance: 1.Charge State - charges a single-cell Li-ion or Li-polymer battery with an integrated synchronous rectification buck regulator. - 2.Boost State supply 5V power to USB-OTG with an integrated synchronous rectification boost regulator using battery terminal as input. - 3. High-Impedance State Both the charging and boost circuits are off. This state consumes low quiescent current from VBUS or the battery. #### **CHARGEMODE** #### **Battery Current Regulation** Limits the maximum charging current. Using the resistor $R_{\mbox{\tiny SNS}}$ connected between CSIN and CSOUT as the battery sensing. #### **Input Current Regulation** The total input current is a function of the system supply current and the battery charging current. When the summation of system power and charge power exceeds the maximum VBUS input power, the device will reduce input current by using Dynamic Power Management (DPM). Using the internal MOSFET $R_{DS(on)}$ from VBUS to PMID terminal as the input current sensing. #### **Charge Voltage Regulation** The regulator is restricted from exceeding this voltage. When the voltage which is across $R_{\text{SNS}}$ drops below the termination current threshold ( $I_{\text{TERM}}$ ), programmed by TE bit (REG1[3]) the battery charging is completed. #### **Battery Charging Process** While battery voltage is below the $V_{SHORT}$ threshold, the IC applies a constant short-circuit current $I_{SHORT}$ , to the battery. The charge current ramps up to fast charge current, $I_{O(CHARGE)}$ , or a charge current is limited by the input current of $I_{IN\_LIMIT}$ when the battery voltage is above $V_{SHORT}$ and below $V_{ORFG}$ . The input current limit, $I_{\text{IN\_LIMIT}}$ , fast charge current, $I_{\text{O(CHARGE)}}$ , and the battery regulation voltage, $V_{\text{OREG}}$ , can be set by the host. Once the battery voltage reaches $V_{\text{OREG}}$ , the charge current is decreased as shown in Figure 9. (a) Charging Process, Not Limited by I<sub>IN LIMIT</sub> (b) Charge Curve, $I_{IN\ LIMIT}$ Limits $I_{CHARGE}$ Figure 9. Typical Charge Process The APW7262 monitors the battery-pack voltage between the CSOUT and PGND pins as voltage regulation feedback. The regulation voltage is adjustable from 3.5V to 4.44V and is programmed through I<sup>2</sup>C interface. The IC monitors the charging current during the whole voltage regulation phase. The termination current level is programmable by I<sup>2</sup>C interface. The host can set the charge termination bit (REG1[3]) of charge control register to 0 to disable the charge current termination behavior. When one of the following conditions is occurred, a new charge cycle is initiated. - The battery voltage falls below the $\rm V_{\rm OREG}$ $\rm V_{\rm RECH}$ threshold when TE bit is set to 0. - VBUS Power-on reset (POR), if battery voltage is below the $V_{\text{LOWV}}$ threshold. ### **Function Description** #### **Safety Timer** At the beginning of charging process, the IC starts a 40-minute timer that can be only disabled by VBUS POR Toggle. When the 40-minute timer times out, the IC turns off the charging operation, set CE bit to 1 (REG1[2]) and indicates a timer fault (110) on the FAULT bit (REG[2:0]). Toggle POR or write CE bit to 0 can restart charging process. Fault condition is cleared by POR and fault status bits can only be updated after the STAT bit are read by the host. In default operation condition, 32-second timer is disabled and it can be programmable through 32sec timer bit (REG6[7]). If 32-second timer is enabled, it can be reset by any write-action performed by host through I<sup>2</sup>C interface. Writing "1" to reset the TMR\_RST bit (REG0[7]) will reset the 32-second timer and TMR\_RST is automatically set to "0" after the 32-second timer is reset. The charge is terminated and charge parameters are reset to default values when the 32-second timer expires. Then the 40-minute timer starts and the charge resumes. #### **Special Charger** The APW7262 has additional functionality to limit Input current in case a current-limited "special charger" is supplying VBUS. If $V_{BUS}$ voltage is equal to the programmable $V_{SP}$ (REG5[4]), the PWM controller starts to decrease the operation frequency and limits the charge current to keep $V_{RUS} = V_{SP}$ . ### **Safety Settings** The APW7262 provides a SAFETY register (REG6) To avoid the value of the $I_{O\_CHARGE}$ exceeding from the value of the ISAFE (REG4[6:4]). The ISAFE register establishes value that limit the maximum value of $\rm I_{O\_CHARGE}$ used by the control logic. If the host attempts to write a value higher than ISAFE to $\rm I_{O\_CHARGE}$ , the ISAFE value as the $\rm I_{O\_CHARGE}$ register value. #### **Input Current Limit** The APW7262 integrated the input current sensing circuit and control loop. When operating in boost mode, the input current limit is default 500mA. In charge mode, the input current limit is set by the programmed control bits in register 01H. #### **Thermal Regulation** To prevent overheating of the chip during the charging process, the IC monitors the junction temperature, $T_{_{J}}$ , of the die. Once $T_{_{J}}$ reaches the thermal regulation threshold, $T_{_{\text{CF}}}$ , the IC begins to taper down the charge current. When the junction temperature increases approximately 10°C above $T_{_{\text{CF}}}$ , the charge current is reduced to zero. In any state, The IC suspends charging if $T_{_{J}}$ exceeds $T_{_{\text{SHTDWN}}}$ . In thermal shutdown mode, PWM is turned off and all timers are frozen. When $T_{_{J}}$ falls below $T_{_{\text{SHTDWN}}}$ by approximately 10°C, the APW7262 resumes charging process. #### **Sleep Mode** If the $V_{BUS}$ voltage falls below the sleep mode entry threshold, $V_{CSOUT}+V_{SLP}$ , the IC enters to the sleep mode. This feature prevents draining the battery during the absence of VBUS. During sleep mode, the internal reverse blocking switch and PWM controller are turned off. #### **VBUS Low Voltage Detection (UVLO)** During charging process, the APW7262 continuously monitors $V_{\text{BUS}}$ voltage. If $V_{\text{BUS}}$ falls below UVLO threshold, the IC stops to charge and sets STAT bits to "11", the FAULT bits to "011" off. If VBUS rises above UVLO rising threshold, the charging process is repeated. #### **VBUS Over-Voltage Protection** The IC provides a built-in input over voltage protection (OVP) to protect the device and other components against damage if the VBUS voltage goes too high. When the VBUS OVP condition is detected, the IC turns off the PWM converter, sets the STAT bit to "11" and FAULT bits to "001". Once VBUS drops below the VBUS OVP exit threshold, the fault is cleared and charge process resumes. ### **Battery Over-Voltage Protection** The IC provides a built-in over voltage protection to protect the device and other components against damage if the battery voltage goes too high, as when the battery is suddenly removed. When the battery OVP condition is detected, the IC turns off the PWM converter, sets the STAT bit to "11" and FAULT bits to "100". Once $V_{\text{BAT}}$ drops to the battery OVP threshold, the fault is cleared and charge process resumes. ### **Function Description** #### **Battery Short Circuit Protection** If the battery voltage $V_{BAT}$ is below the short circuit threshold $V_{SHORT}$ , a constant current source $I_{SHORT}$ supplies $V_{BAT}$ until $V_{BAT} > V_{SHORT}$ . #### Cycle-by-Cycle Charge Mode Current Limit The APW7262 monitors internal high-side MOSFET for current sensing. If the peak current exceeds the high-side MOSFET limit threshold, it will turn off the high-side MOSFET until the next cycle. When the current is below the over-current threshold, the high-side driver automatically resumes. #### **BOOST MODE** BOOST mode can be enabled if OTG pin and OPA\_MODE bits as indicated in below table. | OTG_EN | OTG<br>PIN | OTG_PL | OPA_MO DE | BOOST | |--------|------------|--------|-----------|----------| | 1 | HIGH | 1 | Х | E NA BLE | | 1 | LOW | 0 | Х | ENA BLE | | Х | Х | Х | 1 | E NA BLE | | 1 | HIGH | 0 | 0 | DISABLE | | 1 | LOW | 1 | 0 | DISABLE | | 0 | Х | Х | 0 | DISABLE | The APW7262 operates in boost mode and delivers power to VBUS from the battery. In normal boost mode, the APW7262 converts the battery voltage (2.5V to 4.5V) to VBUS (5V) and delivers a current IBO 500mA at lowest to support other USB OTG devices connected to the USB connector. #### **PWM Controller in BOOST Mode** In boost mode, the APW7262 provides an integrated, fixed 3-MHz frequency voltage-mode controller to regulate output voltage VBUS as the same as charge mode operation. In boost mode, cycle-by-cycle current limit is sensed through the $R_{\text{SNS}}$ from CSIN to CSOUT. The peak current limit threshold is equal to (0.12V/R\_{SNS}). For Example, if $R_{\text{SNS}}{=}68\text{m}\Omega$ , the peak current limit is about 1.76A. When current limit event is triggered, IC will turn off Q3 driver. If current limit event is released, it will re-back normal operation. #### PFM Mode at Light Load In boost mode, under light load conditions, the IC operates in PFM mode (power saving) to reduce the power loss and improve the converter efficiency. In PFM Mode, the on-time pulse width is constant and regulates off-time by zero crossing sensing. #### **VBUS Over-Voltage Protection** The IC provides a built-in over voltage protection to protect the device and other components against damage if the $V_{\text{BUS}}$ voltage goes too high. When the VBUS OVP condition is detected, the IC turns off the PWM converter, sets the STAT bit to "11", FAULT bits to "001" and resets OPA\_MODE bit to 0. And then, APW7262 will return to charge mode. #### **Battery Over-Voltage Protection** In Boost mode, the IC provides a built-in input over voltage protection to protect the device and other components against damage if the VBAT voltage goes too high. When the VBAT OVP condition is detected, the IC turns off the PWM converter, sets the STAT bit to "11" and resets OPA\_MODE bit to 0. And then, APW7262 will return to charge mode. ### I<sup>2</sup>C Introduction #### I<sup>2</sup>C SERIAL CONTROL INTERFACE The APW7262 DAP has a bidirectional I²C interface that compatible with the I²C (Inter IC) bus protocol and supports standard mode (100-kHz), fast mode (400-kHz) and the high-speed mode (up to 3.4Mbps in wire mode) data transfer rates for single byte write and read operations. This is a slave only device that does not support a multi-master bus environment or wait state insertion. The control interface is used to program the registers of the device and to read device status. The DAP supports the standard-mode I<sup>2</sup>C bus operation (100 kHz maximum), the fast I<sup>2</sup>C bus operation (400 kHz maximum) and the high-speed mode (up to 3.4Mbps in wire mode). The DAP performs all I2C operations without I<sup>2</sup>C wait cycles. #### General I2C Operation The I<sup>2</sup>C bus uses two signals; SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially one bit at a time. The address and data can be transferred in byte (8-bit) format, with the most significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data pin (SDA) while the clock is high to indicate a start and stop conditions. A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data bit transitions must occur within the low time of the clock period. These conditions are shown in Figure 10. The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then waits for an acknowledge condition. The APW7262 holds SDA low during the acknowledge clock period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pull-up resistor must be used for the SDA and SCL signals to set the high level for the bus. Figure 10. Typical I<sup>2</sup>C sequence There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 10. Pin A\_SEL defines the I<sup>2</sup>C device address. The device 7-bit address is defined as "1101010" (6AH) for APW7262. #### I<sup>2</sup>C Introduction #### Single-Byte Transfer The serial control interface supports single-byte read/write operations for sub-addresses 0x00 to 0xFF. Supplying a sub-address for each sub-address transaction is referred to as random I²C addressing. The APW7262 also supports sequential I²C addressing. For write transactions, if a sub-address is issued followed by data for that sub-address and the 15 sub-addresses that follow, a sequential I²C write transaction has taken place, and the data for all 16 sub-addresses is successfully received by the APW7262. For I²C sequential write transactions, the sub-address then serves as the start address, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many sub-addresses are written. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last sub-address, the data for the last sub-address is discarded. However, all other data written is accepted; only the incomplete data is discarded. #### **Single-Byte Write** As shown in Figure 11, a single-byte data write transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit will be a 0. After receiving the correct I<sup>2</sup>C device address and the read/write bit, the DAP responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the APW7262 internal memory address being accessed. After receiving the address byte, the APW7262 again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the APW7262 again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data write transfer. Figure 11. Single-Byte Write Transfer #### Single-Byte Read As shown in Figure 12, a single-byte data read transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal memory address to be read. As a result, the read/write bit becomes a 0. After receiving the APW7262 address and the read/write bit, APW7262 responds with an acknowledge bit. In addition, after sending the internal memory address byte or bytes, the master device transmits another start condition followed by the APW7262 address and the read/write bit again. This time the read/write bit becomes a 1, indicating a read transfer. After receiving the address and the read/write bit, the APW7262 again responds with an acknowledge bit. Next, the APW7262 transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not acknowledge followed by a stop condition to complete the single byte data read transfer. ### I<sup>2</sup>C Introduction ### Single-Byte Read (Cont.) Figure 12. Single-Byte Read Transfer ## **Register Description** The APW7262 has seven user-accessible registers. It is as defined as below table. | Register Address | Name | Read/Write/Read Only State | Default Value | |------------------|---------------------------------|----------------------------|---------------| | 00 | Control/Status | Read/Write | X1 XX 0XXX | | 01 | Control/Input Current Limit | Read/Write | 0111 0000 | | 02 | Control/Battery Voltage | Read/Write | 0000 1010 | | 03 | Vender/Part/Revision | Read Only | 010X XXXX | | 04 | Termination/Fast Charge Current | Read/Write | 0000 0001 | | 05 | Enable/Special Charger Voltage | Read/Write/Read Only | 001X X100 | | 06 | Safety Limit | Read/Write | 1100 0000 | The below tables define the operation of each register bit. Default values are in **bold** text. Table1. Register Address: 00 | Bit | Name | Data | Read/Write | Description | |-------|-------------|------|------------|-----------------------------------------------| | 7 | TMD DOT/OTO | | Write | Write "0" or "1" has no effect | | / | TMR_RST/OTG | | Read | OTG pin status. "0"=> OTG=Low; "1"=> OTG=High | | 6 | EN CTAT | 0 | Read/Write | Disable STAT pin function | | 0 | EN_STAT | 1 | Read/Write | Enable STAT pin function | | | | 00 | Read | Ready | | [5,4] | CTAT | 01 | Read | Charge in process | | [5:4] | STAT | 10 | Read | Charge done | | | | 11 | Read | Fault | | 3 | DOOCT | 0 | Read | Not in boost mode | | 3 | BOOST | 1 | Read | In boost mode | | | | 000 | Read | Charge mode : Normal | | | | 000 | rtead | Boost mode : Normal | | | | 001 | Read | Charge mode : VBUS OVP | | [2:0] | FAULT | 001 | Neau | Boost mode : VBUS OVP | | [2.0] | FAULI | 010 | Read | Charge mode : Sleep mode | | | | 010 | Read | Boost mode : Over load | | | | 044 | Dood | Charge mode : VBUS < UVLO | | | | 011 | Read | Boost mode : VBAT < UVLO <sub>BST</sub> | | Bit | Name | Data | Read/Write | Description | |-------|-------|------|------------|--------------------------------------------------------------| | | | 100 | Read | Charge mode : Battery OVP Boost mode : N/A | | [0.0] | FALLT | 101 | Read | Charge mode : Thermal Shutdown Boost mode : Thermal Shutdown | | [2:0] | FAULT | 110 | Read | Charge mode : Timer fault Boost mode : Timer fault | | | | 111 | Read | Charge mode : No battery Boost mode : N/A | Table2. Register Address: 01 | Bit | Name | Data | Read/Write | Description | |--------|-----------------------|------|------------|------------------------------------| | | | 00 | Read/Write | 100mA | | [7, 6] | | 01 | Read/Write | 500m A | | [7:6] | I <sub>IN_LIMIT</sub> | 10 | Read/Write | 800mA | | | | 11 | Read/Write | No Current Limit | | | | 00 | Read/Write | 3.4V | | [5:4] | | 01 | Read/Write | 3.5V | | [5:4] | V <sub>LOWV</sub> | 10 | Read/Write | 3.6V | | | | 11 | Read/Write | 3.7V | | 3 | TE | 0 | Read/Write | Disable charge current termination | | 3 | 16 | 1 | Read/Write | Enable charge current termination | | 2 | CE | 0 | Read/Write | Charge enabled | | | CE | 1 | Read/Write | Charge disabled | | | UZ MODE | 0 | Read/Write | Not High-Impedance Mode | | 1 | HZ_MO DE | 1 | Read/Write | High-Impedance Mode | | 0 | ODA MODE | 0 | Read/Write | Charge Mode | | | O PA_MODE | 1 | Read/Write | Boost Mode | Table3. Register Address: 02 | Bit | Name | Data | Read/Write | Description | |-------|------|--------|------------|-------------| | | | 000000 | Read/Write | 3.5V | | | | 000001 | Read/Write | 3.52V | | | | 000010 | Read/Write | 3.54V | | | | 000011 | Read/Write | 3.56V | | | | 000100 | Read/Write | 3.58V | | | | 000101 | Read/Write | 3.6V | | | | 000110 | Read/Write | 3.62V | | | | 000111 | Read/Write | 3.64V | | | | 001000 | Read/Write | 3.66V | | | | 001001 | Read/Write | 3.68V | | | | 001010 | Read/Write | 3.7V | | | | 001011 | Read/Write | 3.72V | | | | 001100 | Read/Write | 3.74V | | | | 001101 | Read/Write | 3.76V | | | | 001110 | Read/Write | 3.78V | | | | 001111 | Read/Write | 3.8V | | | | 010000 | Read/Write | 3.82V | | | | 010001 | Read/Write | 3.84V | | [7:2] | OREG | 010010 | Read/Write | 3.86V | | | | 010011 | Read/Write | 3.88V | | | | 010100 | Read/Write | 3.9V | | | | 010101 | Read/Write | 3.92V | | | | 010110 | Read/Write | 3.94V | | | | 010111 | Read/Write | 3.96V | | | | 011000 | Read/Write | 3.98V | | | | 011001 | Read/Write | 4V | | | | 011010 | Read/Write | 4.02V | | | | 011011 | Read/Write | 4.04V | | | | 011100 | Read/Write | 4.06V | | | | 011101 | Read/Write | 4.08V | | | | 011110 | Read/Write | 4.1V | | | | 011111 | Read/Write | 4.12V | | | | 100000 | Read/Write | 4.14V | | | | 100001 | Read/Write | 4.16V | | | | 100010 | Read/Write | 4.18V | | | | 100011 | Read/Write | 4.2V | | | | 100100 | Read/Write | 4.22V | Table3. Register Address: 02 | Bit | Name | Data | Read/Write | Description | |-------|-----------|--------|------------|---------------------| | | | 100100 | Read/Write | 4.22V | | | | 100101 | Read/Write | 4.24V | | | | 100110 | Read/Write | 4.26V | | | | 100111 | Read/Write | 4.28V | | | | 101000 | Read/Write | 4.3V | | | | 101001 | Read/Write | 4.32V | | | | 101010 | Read/Write | 4.34V | | | | 101011 | Read/Write | 4.36V | | | | 101100 | Read/Write | 4.38V | | | | 101101 | Read/Write | 4.4V | | | | 101110 | Read/Write | 4.42V | | | | 101111 | Read/Write | 4.44V | | | | 110000 | Read/Write | 4.44V | | [7:2] | OREG | 110001 | Read/Write | 4.44V | | | | 110010 | Read/Write | 4.44V | | | | 110011 | Read/Write | 4.44V | | | | 110100 | Read/Write | 4.44V | | | | 110101 | Read/Write | 4.44V | | | | 110110 | Read/Write | 4.44V | | | | 110111 | Read/Write | 4.44V | | | | 111000 | Read/Write | 4.44V | | | | 111001 | Read/Write | 4.44V | | | | 111010 | Read/Write | 4.44V | | | | 111011 | Read/Write | 4.44V | | | | 111100 | Read/Write | 4.44V | | | | 111101 | Read/Write | 4.44V | | | | 111110 | Read/Write | 4.44V | | | | 0 | Read/Write | OTG pin active Low | | 1 | OTG_PL | 1 | Read/Write | OTG pin active High | | | 0 070 711 | | Read/Write | OTG pin is disabled | | 0 | OTG_EN | 1 | Read/Write | OTG pin is enabled | Table4. Register Address: 03 | Bit | Name | Data | Read/Write | Description | |-------|-------------|------|------------|------------------------------| | [7:5] | Vender code | 010 | Read Only | | | [4:3] | PN | XX | Read Only | For I <sup>2</sup> C Address | | [2:0] | REV | XXX | Read Only | IC Revision | Table5. Register Address: 04 | Bit | Name | Data | Read/Write | Description | | |-------|----------|----------------|-------------|--------------------------------------------------------------------------------------------------------|--| | 7 | Reserved | 0 | Read Only | Unused | | | | | 000 | Read/Write | R <sub>SNS</sub> : 56mW=>668mA; R <sub>SNS</sub> : 68mW=>550mA; R <sub>SNS</sub> : 100mW=>374mA | | | | | 001 | Read/Write | $R_{SNS}$ : 56mΩ=>789mA; $R_{SNS}$ : 68mΩ=>650mA; $R_{SNS}$ : 100mΩ=>442mA | | | | | 010 | Read/Write | $R_{SNS}$ : 56mΩ=>911mA; $R_{SNS}$ : 68mΩ=>750mA; $R_{SNS}$ : 100mΩ=>510mA | | | | | 011 | Read/Write | $R_{SNS}$ : 56mΩ=>1032mA; $R_{SNS}$ : 68mΩ=>850mA; $R_{SNS}$ : 100mΩ=>578mA | | | [6:4] | IOCHARGE | 100 | Read/Write | $R_{SNS}$ :56m $\Omega$ =>1275mA; $R_{SNS}$ : 68m $\Omega$ =>1050mA; $R_{SNS}$ : 100m $\Omega$ =>714mA | | | | | 101 | Read/Write | $R_{SNS}$ : 56mΩ=>1396mA; $R_{SNS}$ : 68mΩ=>1150mA; $R_{SNS}$ : 100mΩ=>782mA | | | | | 110 Read/Write | | $R_{SNS}$ : 56mΩ=>1639mA; $R_{SNS}$ : 68mΩ=>1350mA; $R_{SNS}$ : 100mΩ=>918mA | | | | | 111 | Read/Write | $R_{SNS}$ :56m $\Omega$ =>1882mA; $R_{SNS}$ : 68m $\Omega$ =>1550mA; | | | | | | Tread/Wille | $R_{SNS}$ : $100m\Omega => 1054mA$ | | | 3 | Reserved | 0 | Read Only | Unused | | | | | 000 | Read/Write | $R_{SNS}$ : 56mΩ=>59mA; $R_{SNS}$ : 68mΩ=>49mA; $R_{SNS}$ : 100mΩ=>33mA | | | | | 001 | Read/Write | R <sub>SNS</sub> : 56mW=>118mA; R <sub>SNS</sub> : 68mW=>97mA; R <sub>SNS</sub> : 100mW=>66mA | | | | | 010 | Read/Write | $R_{SNS}$ : 56mΩ=>177mA; $R_{SNS}$ : 68mΩ=>146mA; $R_{SNS}$ : 100mΩ=>99mA | | | [0.0] | ITERM | 011 | Read/Write | $R_{SNS}$ : 56mΩ=>236mA; $R_{SNS}$ : 68mΩ=>194mA; $R_{SNS}$ : 100mΩ=>132mA | | | [2:0] | HERIVI | 100 | Read/Write | $R_{SNS}$ : 56mΩ=>295mA; $R_{SNS}$ : 68mΩ=>243mA; $R_{SNS}$ : 100mΩ=>165mA | | | | | 101 | Read/Write | $R_{SNS}$ : 56mΩ=>353mA; $R_{SNS}$ : 68mΩ=>291mA; $R_{SNS}$ : 100mΩ=>198mA | | | | | 110 | Read/Write | $R_{SNS}$ : 56mΩ=>412mA; $R_{SNS}$ : 68mΩ=>340mA; $R_{SNS}$ : 100mΩ=>231mA | | | | | 111 | Read/Write | $R_{SNS}$ : 56mΩ=>471mA; $R_{SNS}$ : 68mΩ=>388mA; $R_{SNS}$ : 100mΩ=>264mA | | Table6. Register Address: 05 | Bit | Name | Data | Read/Write | Description | |-------|-----------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | 0 | Read Only | Unused | | 6 | Reserved | 0 | Read/Write | Unused | | | | 0 | Read/Write | Charge current is controlled by I <sub>OCHARGE</sub> bits | | 5 | IO_LEVEL | 1 | Read/Write | Charge current is set to 395mA for R <sub>SNS</sub> : 56mW, 325mA for R <sub>SNS</sub> : 68mW, 221mA for R <sub>SNS</sub> : 100mW | | 4 | CD. | 0 | Read Only | Special charger is not active | | 4 | SP | 1 | Read Only | Special charger is active and V <sub>BUS</sub> is being regulated to V <sub>SP</sub> | | 3 | EN_LEVEL | 0 | Read Only | CD pin is Low | | 3 | EN_LE VEL | 1 | Read Only | CD pin is High | | | | 000 | Read/Write | V <sub>SP</sub> =4.213V | | | | 001 | Read/Write | V <sub>SP</sub> =4.29 V | | | | 010 | Read/Write | V <sub>SP</sub> =4.373V | | [0.0] | VSP | 011 | Read/Write | V <sub>SP</sub> =4.453V | | [2:0] | VSP | 100 | Read/Write | V <sub>SP</sub> =4.533V | | | | 101 | Read/Write | V <sub>SP</sub> =4.613V | | | | 110 | Read/Write | V <sub>SP</sub> =4.693V | | | | 111 | Read/Write | V <sub>SP</sub> =4.773V | Table7. Register Address: 06 | Bit | Name | Data | Read/Write | Description | |-------|--------|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | T | 0 | Dan JAMaita | Call out 32sec timer function | | 7 | Tim er | 1 | Read/Write | No 32sec timer function | | | | 000 | Read/Write | $R_{SNS}$ : 56mΩ=>668mA; $R_{SNS}$ : 68mΩ=>550mA; $R_{SNS}$ : 100mΩ=>374mA | | | | 001 | Read/Write | $R_{SNS}$ : 56mΩ=>789mA; $R_{SNS}$ : 68mΩ=>650mA; $R_{SNS}$ : 100mΩ=>442mA | | | | 010 | | $R_{SNS}$ : 56mΩ=>911mA; $R_{SNS}$ : 68mΩ=>750mA; $R_{SNS}$ : 100mΩ=>510mA | | | | 011 | Read/Write | $R_{SNS}$ : 56mΩ=>1032mA; $R_{SNS}$ : 68mΩ=>850mA; $R_{SNS}$ : 100mΩ=>578mA | | [6:4] | ISAFE | 100 | Read/Write | R <sub>SNS</sub> : 56 mW=>1275m A; R <sub>SNS</sub> : 68 mW=>1050m A; | | ' ' | | 100 | ixeau/wiite | No 32sec timer function $R_{SNS}: 56m\Omega => 668mA; R_{SNS}: 68m\Omega => 550mA; R_{SNS}: 100m\Omega => 374mA$ $R_{SNS}: 56m\Omega => 789mA; R_{SNS}: 68m\Omega => 650mA; R_{SNS}: 100m\Omega => 442mA$ $R_{SNS}: 56m\Omega => 911mA; R_{SNS}: 68m\Omega => 750mA; R_{SNS}: 100m\Omega => 510mA$ $R_{SNS}: 56m\Omega => 1032mA; R_{SNS}: 68m\Omega => 850mA; R_{SNS}: 100m\Omega => 578mA$ $R_{SNS}: 56mW => 1275mA; R_{SNS}: 68mW => 1050mA;$ $R_{SNS}: 100mW => 714mA$ | | | | 101 | Read/Write | $R_{SNS}$ : 56mΩ=>1396mA; $R_{SNS}$ : 68mΩ=>1150mA ; $R_{SNS}$ : 100mΩ=>782mA | | | | 110 | Read/Write | $R_{SNS}$ : 56mΩ=>1639mA; $R_{SNS}$ : 68mΩ=>1350mA; $R_{SNS}$ : 100mΩ=>918mA | | | | 111 | Read/Write | $R_{SNS}$ : 56mΩ=>1882mA; $R_{SNS}$ : 68mΩ=>1550mA; | | | | 111 | Read/Write | R <sub>SNS</sub> : 100mΩ=>1054mA | Table6. Register Address: 06 (cont.) | [3:0] | VSAFE | 0000 | Read/Write | 4.2V | |-------|-------|------|------------|-------| | | | 0001 | Read/Write | 4.22V | | | | 0010 | Read/Write | 4.24V | | | | 0011 | Read/Write | 4.26V | | | | 0100 | Read/Write | 4.28V | | | | 0101 | Read/Write | 4.3V | | | | 0110 | Read/Write | 4.32V | | | | 0111 | Read/Write | 4.34V | | | | 1000 | Read/Write | 4.36V | | | | 1001 | Read/Write | 4.38V | | | | 1010 | Read/Write | 4.4V | | | | 1011 | Read/Write | 4.42V | | | | 1100 | Read/Write | 4.44V | | | | 1101 | Read/Write | 4.44V | | | | 1110 | Read/Write | 4.44V | | | | 1111 | Read/Write | 4.44V | # Package Information WLCSP1.7x2.1-20 | Ş | | WLCSP1 | .7x2.1-20 | | | |----------------|-------|--------|-----------|-------|--| | ഗ> <u>&gt;</u> | MILLI | METERS | INC | CHES | | | 6 | MIN. | MAX. | MIN. | MAX. | | | Α | | 0.63 | | 0.025 | | | A1 | 0.19 | 0.23 | 0.007 | 0.009 | | | A2 | 0.32 | 0.40 | 0.013 | 0.016 | | | b | 0.20 | 0.30 | 0.008 | 0.012 | | | D | 2.10 | 2.22 | 0.083 | 0.087 | | | Е | 1.70 | 1.98 | 0.067 | 0.078 | | | е | 0.40 | BSC | 0.016 BSC | | | | aaa | 0. | 05 | 0.002 | | | ## **Package Information** TQFN4x4-20A Note: 1. Followed from JEDEC MO-220 VGGD-5. # **Carrier Tape & Reel Dimensions** | Application | Α | Н | T1 | С | d | D | w | E1 | F | |---------------------|---------------------|---------------------|--------------------------|--------------------|----------------------|--------------------|-----------------------|---------------------|-------------------| | WLCSP<br>1.7x2.1-20 | 178.0±2.00 | 50 MIN. | 8.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 8.0±0.30 | 1.75±0.10 | 3.5±0.05 | | | P0 | P1 | P2 | D0 | D1 | Т | A0 | B0 | K0 | | | 4.0±0.10 | 4.0±0.10 | 2.0±0.05 | 1.5+0.10<br>-0.00 | 1.5 MIN. | 0.6+0.00<br>-0.40 | 2.15±0.05 | 2.32±0.05 | 0.81±0.05 | | | | | | | | | | | | | | Α | Н | T1 | С | d | D | w | E1 | F | | TOFN4×4-20A | <b>A</b> 330.0±2.00 | <b>H</b><br>50 MIN. | T1<br>12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | <b>d</b><br>1.5 MIN. | <b>D</b> 20.2 MIN. | <b>W</b><br>12.0±0.30 | <b>E1</b> 1.75±0.10 | <b>F</b> 5.5±0.05 | | TQFN4x4-20A | | | 12.4+2.00 | 13.0+0.50 | | _ | | | - | (mm) ## **Devices Per Unit** | Package Type | Unit | Quantity | |-----------------|-------------|----------| | WLCSP1.7x2.1-20 | Tape & Reel | 3000 | | TQFN4x4-20A | Tape & Reel | 3000 | # **Taping Direction Information** WLCSP1.7x2.1-20 #### TQFN4x4-20A ## **Classification Profile** ### **Classification Reflow Profiles** | Profile Feature | Sn-Pb Eutectic Assembly | Pb-Free Assembly | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|--| | Preheat & Soak Temperature min (T <sub>smin</sub> ) Temperature max (T <sub>smax</sub> ) Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds | | | Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> ) | 3 °C/second max. | 3°C/second max. | | | Liquidous temperature (T <sub>L</sub> )<br>Time at liquidous (t <sub>L</sub> ) | 183 °C<br>60-150 seconds | 217 °C<br>60-150 seconds | | | Peak package body Temperature (T <sub>p</sub> )* | See Classification Temp in table 1 | See Classification Temp in table 2 | | | Time $(t_P)^{**}$ within 5°C of the specified classification temperature $(T_c)$ | 20** seconds | 30** seconds | | | Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> ) | 6 °C/second max. | 6 °C/second max. | | | Time 25°C to peak temperature | 6 minutes max. | 8 minutes max. | | | * Tolerance for peak profile Temperature (T <sub>p</sub> ) is defined as a supplier minimum and a user maximum. | | | | <sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum. Table 1. SnPb Eutectic Process – Classification Temperatures (Tc) | Package | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> | | |-----------|------------------------|------------------------|--| | Thickness | <350 | <sup>з</sup> 350 | | | <2.5 mm | 235 °C | 220 °C | | | ≥2.5 mm | 220 °C | 220 °C | | Table 2. Pb-free Process – Classification Temperatures (Tc) | Package<br>Thickness | Volume mm <sup>3</sup> <350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup> >2000 | |----------------------|-----------------------------|------------------------------------|------------------------------| | <1.6 mm | 260 °C | 260 °C | 260 °C | | 1.6 mm – 2.5 mm | 260 °C | 250 °C | 245 °C | | ≥2.5 mm | 250 °C | 245 °C | 245 °C | ## **Reliability Test Program** | Test item | Method | Description | |---------------|--------------------|------------------------------| | SOLDERABILITY | JESD-22, B102 | 5 Sec, 245°C | | HOLT | JESD-22, A108 | 1000 Hrs, Bias @ Tj=125°C | | PCT | JESD-22, A102 | 168 Hrs, 100%RH, 2atm, 121°C | | TCT | JESD-22, A104 | 500 Cycles, -65°C~150°C | | НВМ | MIL-STD-883-3015.7 | VHBM≥2KV | | MM | JESD-22, A115 | VMM≧200V | | Latch-Up | JESD 78 | 10ms, 1 <sub>tr</sub> ≥100mA | ### **Customer Service** ### **Anpec Electronics Corp.** Head Office: No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050 Taipei Branch: 2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel: 886-2-2910-3838 Fax: 886-2-2917-3838