









SNVSAN3A -AUGUST 2017-REVISED FEBRUARY 2018

LMR33630



# LMR33630 SIMPLE SWITCHER® 3.8-V to 36-V, 3-A Synchronous Step-Down Voltage Converter

#### 1 Features

Configured for Rugged Industrial Applications

Input Voltage Range: 3.8 V to 36 VOutput Voltage Range: 1 V to 24 V

Output Current: 3 A

Peak-Current-Mode Control

- Short Minimum On-Time of 70 ns

Frequency: 400 kHz, 1.4 MHz, 2.1 MHz

Junction Temperature Range –40°C to +125°C

Integration Simplifies Design and Reduces Size

Integrated Synchronous Rectification

Integrated Compensation Network

Best-in-Class Power Dissipation

>91% Efficiency at Full Load

Low Shutdown Quiescent Current of 5 μA

Low Operating Quiescent Current of 24 μA

Flexible System Interface

Power-Good Flag and Precision Enable

 Create a Custom Design Using the LMR33630 with the WEBENCH® Power Designer

## 2 Applications

- Motor Drive Systems: Drones, AC Inverters, VF Drives, Servos
- Factory and Building Automation Systems: PLC CPU, HVAC Control, Elevator Control
- General Purpose Wide V<sub>IN</sub> Power Supplies

## 3 Description

The LMR33630 SIMPLE SWITCHER® regulator is an synchronous. step-down easy-to-use. converter that delivers best-in-class efficiency for rugged industrial applications. The LMR33630 is capable of driving up to 3 A of load current from an input of up to 36 V. The LMR33630 provides high light load efficiency and output accuracy in a very small solution size. Features such as a power-good flag and precision enable provide both flexible and easy-to-use solutions for a wide range of applications. The LMR33630 automatically folds back frequency at light load to improve efficiency. Integration eliminates most external components and provides a pinout designed for simple PCB layout. Protection features include thermal shutdown, input undervoltage lockout, cycle-by-cycle current limit, and hiccup short-circuit protection. The LMR33630 is available in an 8-pin HSOIC package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LMR33630    | HSOIC (8) | 5.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Schematic**



## Efficiency vs Output Current V<sub>OUT</sub> = 5 V, 400 kHz, HSOIC





## **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                         | 14     |
|---|--------------------------------------|----|-----------------------------------------------------|--------|
| 2 | Applications 1                       | 9  | Application and Implementation                      | 17     |
| 3 | Description 1                        |    | 9.1 Application Information                         | 17     |
| 4 | Revision History2                    |    | 9.2 Typical Application                             | 17     |
| 5 | Device Comparison Table              |    | 9.3 Do's and Don'ts                                 | 27     |
| 6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations                        | 28     |
| 7 | Specifications                       | 11 | Layout                                              | 29     |
| ' | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                              | 29     |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                                 | 31     |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                    | 32     |
|   | 7.4 Thermal Information              |    | 12.1 Device Support                                 | 32     |
|   | 7.5 Electrical Characteristics       |    | 12.2 Documentation Support                          | 32     |
|   | 7.6 Timing Characteristics           |    | 12.3 Receiving Notification of Documentation Update | tes 32 |
|   | 7.7 System Characteristics           |    | 12.4 Community Resources                            | 32     |
|   | 7.8 Typical Characteristics          |    | 12.5 Trademarks                                     | 33     |
| 8 | Detailed Description9                |    | 12.6 Electrostatic Discharge Caution                | 33     |
| Ū | 8.1 Overview                         |    | 12.7 Glossary                                       | 33     |
|   | 8.2 Functional Block Diagram9        | 13 | Mechanical, Packaging, and Orderable                |        |
|   | 8.3 Feature Description              |    | Information                                         | 33     |

## 4 Revision History

| Changes from Original (August 2017) to Revision A |                                             |   |  |
|---------------------------------------------------|---------------------------------------------|---|--|
| •                                                 | First release of production-data data sheet | 1 |  |



## 5 Device Comparison Table

| PART NUMBER   | PACKAGE           | FREQUENCY | RATED<br>CURRENT | BODY SIZE (NOM)   |
|---------------|-------------------|-----------|------------------|-------------------|
| LMR33630ADDAR |                   | 400 kHz   | 3 A              |                   |
| LMR33630BDDAR | DDA (8-pin HSOIC) | 1400 kHz  | 3 A              | 5.00 mm × 4.00 mm |
| LMR33630CDDAR |                   | 2100 kHz  | 3 A              |                   |

## 6 Pin Configuration and Functions



Pin Functions for 8-Pin DDA (HSOIC) Package

|        | PIN                   | TVDE     | DESCRIPTION                                                                                                                                                                                                           |
|--------|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.    | NAME                  | TYPE     | DESCRIPTION                                                                                                                                                                                                           |
| 1      | PGND                  | G        | Power ground terminal. Connect to system ground and AGND. Connect to C <sub>IN</sub> with short wide traces.                                                                                                          |
| 2      | VIN                   | Р        | Input supply to regulator. Connect a high-quality bypass capacitor(s) directly to this pin and PGND.                                                                                                                  |
| 3      | EN                    | А        | Enable input to regulator. High = ON, Low = OFF. Can be connected directly to VIN; DO NOT FLOAT.                                                                                                                      |
| 4      | PG                    | А        | Open drain power good flag output. Connect to suitable voltage supply through a current limiting resistor. High = power OK, low = power bad. Flag pulls low when EN = Low. Can be open or grounded when not used.     |
| 5      | FB                    | Α        | Feedback input to regulator. Connect to tap point of feedback voltage divider. DO NOT FLOAT. DO NOT GROUND.                                                                                                           |
| 6      | VCC                   | Р        | Internal 5-V LDO output. Used as supply to internal control circuits. Do not connect to external loads. Can be used as logic supply for power-good flag. Connect a high-quality, 1-µF capacitor from this pin to GND. |
| 7      | воот                  | Р        | Boot-strap supply voltage for internal high-side driver. Connect a high-quality, 100-nF capacitor from this pin to the SW pin.                                                                                        |
| 8      | SW                    | Р        | Regulator switch node. Connect to power inductor.                                                                                                                                                                     |
| 9      | Thermal Pad<br>(AGND) | G        | Analog ground for regulator and system. Ground reference for internal references and logic. All electrical parameters are measured with respect to this pin. Connect to system ground on PCB.                         |
| A = Ar | nalog, P = Power, G   | = Ground |                                                                                                                                                                                                                       |



### 7 Specifications

#### 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range<sup>(1)</sup>

|                  | PARAMETER                              | MIN  | MAX            | UNIT |
|------------------|----------------------------------------|------|----------------|------|
|                  | VIN to PGND                            | -0.3 | 38             |      |
|                  | EN to AGND <sup>(2)</sup>              | -0.3 | $V_{IN} + 0.3$ |      |
| Voltages         | FB to AGND                             | -0.3 | 5.5            | V    |
|                  | PG to AGND <sup>(2)</sup>              | 0    | 22             |      |
|                  | AGND to PGND                           | -0.3 | 0.3            |      |
|                  | SW to PGND                             | -0.3 | $V_{IN} + 0.3$ |      |
|                  | SW to PGND less than 100-ns transients | -3.5 | 38             | V    |
|                  | BOOT to SW                             | -0.3 | 5.5            | V    |
|                  | VCC to AGND <sup>(3)</sup>             | -0.3 | 5.5            |      |
| Current          | PG to AGND <sup>(4)</sup>              | 0    | 5              | mA   |
| T <sub>J</sub>   | Junction temperature (5)               | -40  | 150            | °C   |
| T <sub>stg</sub> | Storage temperature                    | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V
- 3) Under some operating conditions the VCC LDO voltage may increase beyond 5.5V.
- (4) Positive current flows into this pin. The maximum current through the MOSFET connected to this pin is internally limited.
- (5) Operating at junction temperatures greater than 125°C, although possible, degrades the lifetime of the device.

#### 7.2 ESD Ratings

|                    |                         |                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------|-------|------|
| V                  | Clastroptotic discharge | Human-body model (HBM) (1)                | ±1000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM) <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40 °C to 125 °C (unless otherwise noted) (1)

|                |                                                               | MIN | MAX      | UNIT |
|----------------|---------------------------------------------------------------|-----|----------|------|
| Input voltage  | VIN to PGND                                                   | 3.8 | 36       |      |
|                | EN <sup>(2)</sup>                                             | 0   | $V_{IN}$ | V    |
|                | PG <sup>(2)</sup>                                             | 0   | 12       |      |
| Output voltage | V <sub>OUT</sub> <sup>(3)</sup>                               | 1   | 24       | V    |
| Output current | I <sub>OUT</sub>                                              | 0   | 3        | Α    |
| Temperature    | Operating junction temperature, T <sub>J</sub> <sup>(4)</sup> | -40 | 125      | °C   |

<sup>(1)</sup> Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see *Electrical Characteristics*.

- (2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V.
- (3) Under no conditions should the output voltage be allowed to fall below zero volts.
- (4) Operating at junction temperatures greater than 125°C, although possible, degrades the lifetime of the device.



#### 7.4 Thermal Information

|                      |                                              | LMR33630    |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup> (2)            | DDA (HSOIC) | UNIT |
|                      |                                              | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 42.9        | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 54          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 13.6        | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4.3         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 13.8        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.3         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = V_{EN} = 12 \text{ V}$ .

|                        | PARAMETER                                             | TEST CONDITIONS                              | MIN <sup>(1)</sup> | TYP   | MAX <sup>(1)</sup> | UNIT |
|------------------------|-------------------------------------------------------|----------------------------------------------|--------------------|-------|--------------------|------|
| SUPPLY VOLT            | ΓAGE                                                  |                                              |                    |       |                    |      |
| V <sub>IN</sub>        | Minimum operating input voltage                       |                                              |                    |       | 3.8                | V    |
| IQ                     | Non-switching input current; measured at VIN pin (2)  | V <sub>FB</sub> = 1.2 V                      |                    | 24    | 34                 | μΑ   |
| I <sub>SD</sub>        | Shutdown quiescent current; measured at VIN pin       | EN = 0                                       |                    | 5     | 10                 | μΑ   |
| ENABLE                 |                                                       |                                              | <u>.</u>           |       |                    |      |
| V <sub>EN-VCC-H</sub>  | EN input level required to turn on internal LDO       | Rising threshold                             |                    |       | 1                  | V    |
| V <sub>EN-VCC-L</sub>  | EN input level required to turn off internal LDO      | Falling threshold                            | 0.3                |       |                    | V    |
| V <sub>EN-H</sub>      | EN input level required to start switching            | Rising threshold                             | 1.2                | 1.231 | 1.26               | V    |
| V <sub>EN-HYS</sub>    | Hysteresis below V <sub>EN-H</sub>                    | Hysteresis below V <sub>EN-H</sub> ; falling |                    | 100   |                    | mV   |
| I <sub>LKG-EN</sub>    | Enable input leakage current                          | V <sub>EN</sub> = 3.3 V                      |                    | 0.2   |                    | nA   |
| INTERNAL SU            | PPLIES                                                |                                              | <u>.</u>           |       |                    |      |
| vcc                    | Internal LDO output voltage appearing at the VCC pin  | 6 V ≤ V <sub>IN</sub> ≤ 36 V                 | 4.75               | 5     | 5.25               | V    |
| V <sub>BOOT-UVLO</sub> | Bootstrap voltage undervoltage lock-out threshold (3) |                                              |                    | 2.2   |                    | V    |
| VOLTAGE REI            | FERENCE (FB PIN)                                      |                                              | ·                  |       | <u> </u>           |      |
| $V_{FB}$               | Feedback voltage                                      |                                              | 0.985              | 1     | 1.015              | V    |
| I <sub>LKG-FB</sub>    | Leakage current into FB pin                           | FB = 1 V                                     |                    | 0.2   | 50                 | nA   |

<sup>(1)</sup> MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range verified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

<sup>(2)</sup> The value of R<sub>0JA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For design information please see the Maximum Ambient Temperature section.

<sup>(2)</sup> This is the current used by the device open loop. It does not represent the total input current of the system when in regulation.

<sup>(3)</sup> When the voltage across the C<sub>BOOT</sub> capacitor falls below this voltage, the low side MOSFET is turned on to recharge C<sub>BOOT</sub>.



#### **Electrical Characteristics (continued)**

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = V_{EN} = 12 \text{ V}$ .

|                         | PARAMETER                                     | TEST CONDITIONS                          | MIN <sup>(1)</sup> | TYP  | MAX <sup>(1)</sup> | UNIT |
|-------------------------|-----------------------------------------------|------------------------------------------|--------------------|------|--------------------|------|
| CURRENT LIM             | ITS <sup>(4)</sup>                            |                                          |                    |      |                    |      |
| I <sub>SC</sub>         | High-side current limit                       | LMR33630                                 | 3.85               | 4.5  | 5.05               | Α    |
| I <sub>LIMIT</sub>      | Low-side current limit                        | LMR33630                                 | 2.9                | 3.5  | 4.1                | Α    |
| I <sub>PEAK-MIN</sub>   | Minimum peak inductor current                 | LMR33630                                 |                    | 0.8  |                    | Α    |
| I <sub>ZC</sub>         | Zero current detector threshold               |                                          |                    | 0.01 |                    | Α    |
| SOFT START              |                                               |                                          | ,                  |      | ,                  |      |
| t <sub>SS</sub>         | Internal soft-start time                      |                                          | 2.9                | 4    | 6                  | ms   |
| POWER GOOD              | (PG PIN)                                      |                                          |                    |      |                    |      |
| V <sub>PG-HIGH-UP</sub> | Power-good upper<br>threshold - rising        | % of FB voltage                          | 105%               | 107% | 110%               |      |
| V <sub>PG-HIGH-DN</sub> | Power-good upper threshold - falling          | % of FB voltage                          | 103%               | 105% | 108%               |      |
| V <sub>PG-LOW-UP</sub>  | Power-good lower<br>threshold - rising        | % of FB voltage                          | 92%                | 94%  | 97%                |      |
| V <sub>PG-LOW-DN</sub>  | Power-good lower threshold - falling          | % of FB voltage                          | 90%                | 92%  | 95%                |      |
| t <sub>PG</sub>         | Power-good glitch filter delay <sup>(5)</sup> |                                          | 60                 |      | 170                | μs   |
| D                       | Dawer wood flow D                             | V <sub>IN</sub> = V <sub>EN</sub> = 12 V |                    | 76   | 150                | Ω    |
| $R_{PG}$                | Power-good flag R <sub>DSON</sub>             | V <sub>EN</sub> = 0 V                    |                    | 35   | 60                 | Ω    |
| $V_{\text{IN-PG}}$      | Minimum input voltage for proper PG function  | 50-μA, EN = 0 V                          |                    |      | 2                  | V    |
| V <sub>PG</sub>         | PG logic low output                           | 50-μA, EN = 0 V, V <sub>IN</sub> = 2V    |                    |      | 0.2                | V    |
| OSCILLATOR              |                                               |                                          | •                  |      | ·                  |      |
| $f_{\sf SW}$            | Switching frequency                           | "A" Version                              | 340                | 400  | 460                | kHz  |
| $f_{\sf SW}$            | Switching frequency                           | "B" Version                              | 1.2                | 1.4  | 1.6                | MHz  |
| $f_{SW}$                | Switching frequency                           | "C" Version                              | 1.8                | 2.1  | 2.4                | MHz  |
| MOSFETS                 |                                               |                                          |                    |      |                    |      |
| R <sub>DS-ON-HS</sub>   | High-side MOSFET ON-<br>resistance            | DDA package                              |                    | 95   | 160                | mΩ   |
| R <sub>DS-ON-LS</sub>   | Low-side MOSFET ON-<br>resistance             | DDA package                              |                    | 66   | 110                | mΩ   |

<sup>(4)</sup> The current limit values in this table are tested, open loop, in production. They may differ from those found in a closed loop application.

#### 7.6 Timing Characteristics

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = V_{EN} = 12 \text{ V}$ .

|                      |                         |             | MIN | NOM | MAX | UNIT |
|----------------------|-------------------------|-------------|-----|-----|-----|------|
| t <sub>ON-MIN</sub>  | Minimum switch on-time  | DDA package |     | 75  | 108 | ns   |
| t <sub>OFF-MIN</sub> | Minimum switch off-time | DDA package |     | 50  | 85  | ns   |
| t <sub>ON-MAX</sub>  | Maximum switch on-time  |             |     | 7   | 9   | μs   |

<sup>(5)</sup> See Power-Good Flag Output for details.



#### 7.7 System Characteristics

The following specifications apply only to the typical applications circuit shown in Figure 34, with nominal component values. Specifications in the typical (TYP) column apply to T<sub>J</sub> = 25°C only. Specifications in the minimum (MIN) and maximum (MAX) columns apply to the case of typical components over the temperature range of  $T_J = -40$ °C to 125°C. These specifications are not ensured by production testing.

|                     | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                              | MIN   | TYP | MAX                          | UNIT |
|---------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------------------------------|------|
| V <sub>IN</sub>     | Operating input voltage range                             | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0 A                                                                                                             | 3.8   |     | 36                           | V    |
| V <sub>OUT</sub>    | Output voltage regulation for V <sub>OUT</sub> =          | $V_{OUT} = 5 \text{ V}, V_{IN} = 7 \text{ V} \text{ to } 36 \text{ V}, I_{OUT} = 0 \text{ A} $ to 3 A                                                        | -1.5% |     | 2.5%                         |      |
|                     | 5 V <sup>(1)</sup>                                        | $V_{OUT} = 5 \text{ V}, V_{IN} = 7 \text{ V to } 36 \text{ V}, I_{OUT} = 1 \text{ A} $ to 3 A                                                                | -1.5% |     | 2.5% 1.5% 2.5% 1.5% 2.5% 1.4 |      |
|                     | Output voltage regulation for V <sub>OUT</sub> =          | $V_{OUT} = 3.3 \text{ V}, V_{IN} = 3.8 \text{ V to } 36 \text{ V}, I_{OUT} = 0 \text{ A to } 3 \text{ A}$                                                    | -1.5% |     | 2.5%                         |      |
|                     | 3.3 V <sup>(1)</sup>                                      | $V_{OUT} = 3.3 \text{ V}, V_{IN} = 3.8 \text{ V to } 36 \text{ V}, I_{OUT} = 1 \text{ A to } 3 \text{ A}$                                                    | -1.5% |     | 1.5%                         |      |
| I <sub>SUPPLY</sub> | Input supply current when in regulation                   | $\begin{aligned} V_{\text{IN}} = 12 \text{ V, } V_{\text{OUT}} = 3.3 \text{ V, } I_{\text{OUT}} = 0 \text{ A,} \\ R_{\text{FBT}} = 1  M\Omega \end{aligned}$ |       | 25  |                              | μΑ   |
| $V_{DROP}$          | Dropout voltage; (V <sub>IN</sub> – V <sub>OUT</sub> )    | $V_{OUT} = 5 \text{ V}, I_{OUT} = 1A$<br>Dropout at -1% of regulation,<br>$f_{SW} = 140 \text{ kHz}$                                                         |       | 150 |                              | mV   |
| D <sub>MAX</sub>    | Maximum switch duty cycle (2)                             | V <sub>IN</sub> = V <sub>OUT</sub> = 12 V, I <sub>OUT</sub> = 1 A                                                                                            |       | 98% |                              |      |
| $V_{HC}$            | FB pin voltage required to trip short-circuit hiccup mode |                                                                                                                                                              |       | 0.4 |                              | V    |
| t <sub>HC</sub>     | Time between current-limit hiccup burst                   |                                                                                                                                                              |       | 94  |                              | ms   |
| t <sub>D</sub>      | Switch voltage dead time                                  |                                                                                                                                                              |       | 2   |                              | ns   |
| т                   | Thermal shutdown temperature                              | Shutdown temperature                                                                                                                                         |       | 165 |                              | °C   |
| T <sub>SD</sub>     | mermai Shutuown temperature                               | Recovery temperature                                                                                                                                         |       | 148 |                              | °C   |

 <sup>(1)</sup> Deviation is with respect to V<sub>IN</sub> =12 V, I<sub>OUT</sub> = 1 A.
 (2) In dropout the switching frequency drops to increase the effective duty cycle. The lowest frequency is clamped at approximately: f<sub>MIN</sub> = 1 / (t<sub>ON-MAX</sub> + t<sub>OFF-MIN</sub>). D<sub>MAX</sub> = t<sub>ON-MAX</sub> /(t<sub>ON-MAX</sub> + t<sub>OFF-MIN</sub>).

## TEXAS INSTRUMENTS

#### 7.8 Typical Characteristics

Unless otherwise specified the following conditions apply:  $T_A = 25$  °C.  $V_{IN} = 12$  V



Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



#### **Detailed Description**

#### Overview 8.1

The LMR33630 is a synchronous peak-current-mode buck regulator designed for a wide variety of industrial applications. The regulator automatically switches modes between PFM and PWM depending on load. At heavy load, the device operates in PWM at a constant switching frequency. At light loads the mode changes to PFM, with diode emulation allowing DCM. This reduces the input supply current and keeps efficiency high. The device features internal loop compensation which reduces design time and requires fewer external components than externally compensated regulators.

#### 8.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

## 8.3 Feature Description

## 8.3.1 Power-Good Flag Output

Copyright © 2017-2018, Texas Instruments Incorporated

The power-good flag function (PG output pin) of the LMR33630 can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output goes low under fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. The timing parameters of the glitch filter are found in the *Electrical Characteristics* table. Output voltage excursions lasting less than t<sub>PG</sub> do not trip the power-good flag. Power-good operation can best be understood by reference to Figure 7 and Figure 8. Note that during initial power-up a delay of about 4 ms (typical) is inserted from the time that EN is asserted to the time that the power-good flag goes high. This delay only occurs during start-up and is not encountered during normal operation of the power-good function.



The power-good output consists of an open drain NMOS; requiring an external pull up resistor to a suitable logic supply. It can also be pulled up to either VCC or  $V_{OUT}$ , through an appropriate resistor, as desired. If this function is not needed, the PG pin should be grounded. When EN is pulled low, the flag output is also forced low. With EN low, power good remains valid as long as the input voltage is  $\geq 2 \text{ V}$  (typical). Limit the current into the powergood flag pin to 4 mA D.C. The maximum current is internally limited to about 35 mA when the device is enabled and about 65 mA when the device is disabled. The internal current limit protects the device from any transient currents that may occur when discharging a filter capacitor connected to this output.



Figure 7. Static Power-Good Operation

Submit Documentation Feedback





Figure 8. Power-Good-Timing Behavior

#### 8.3.2 Enable and Start-up

Start-up and shutdown are controlled by the EN input. This input features precision thresholds, allowing the use of an external voltage divider to provide an adjustable input UVLO (see the *External UVLO* section). Applying a voltage of  $\geq V_{EN-VCC\_H}$  causes the device to enter standby mode, powering the internal VCC, but not producing an output voltage. Increasing the EN voltage to  $V_{EN-H}$  fully enables the device, allowing it to enter start-up mode and beginning the soft-start period. When the EN input is brought below  $V_{EN-H}$  by  $V_{EN-HYS}$ , the regulator stops running and enters standby mode. Further decrease in the EN voltage to below  $V_{EN-VCC-L}$  completely shuts down the device. This behavior is shown in Figure 9. The EN input may be connected directly to VIN if this feature is not needed. This input must not be allowed to float. The values for the various EN thresholds can be found in the *Electrical Characteristics* table.

The LMR33630 utilizes a reference-based soft start that prevents output voltage overshoots and large inrush currents as the regulator is starting up. A typical start-up waveform is shown in Figure 10 along with typical timings. The rise time of the output voltage is about 4 ms (see *Electrical Characteristics*).





Figure 9. Precision Enable Behavior

Submit Documentation Feedback





Figure 10. Typical Start-up Behavior  $V_{IN} = 12 \text{ V}, V_{OUT} = 5 \text{ V}, I_{OUT} = 3 \text{ A}$ 

#### 8.3.3 Current Limit and Short Circuit

The LMR33630 incorporates valley current limit for normal overloads and for short-circuit protection. In addition the high-side power MOSFET is protected from excessive current by a peak current limit circuit. Cycle-by-cycle current limit is used for overloads, while hiccup mode is used for short circuits. Finally, a zero current detector is used on the low-side power MOSFET to implement DEM at light loads (see *Glossary*). The typical value of this current limit is found under I<sub>ZC</sub> in the *Electrical Characteristics*.

During overloads the low-side current limit,  $I_{LIMIT}$ , (see *Electrical Characteristics* table) determines the maximum load current that the LMR33630 can supply. When the low-side switch turns on, the inductor current begins to ramp down. If the current does not fall below  $I_{LIMIT}$  before the next turnon cycle, then that cycle is skipped, and the low-side MOSFET is left on until the current falls below  $I_{LIMIT}$ . This is somewhat different than the more typical peak current limit and results in Equation 1 for the maximum load current.

$$I_{OUT}\big|_{max} = I_{LIMIT} + \frac{\left(V_{IN} - V_{OUT}\right)}{2 \cdot f_{SW} \cdot L} \cdot \frac{V_{OUT}}{V_{IN}}$$

where

• f<sub>SW</sub> = Switching frequency

If, during current limit, the voltage on the FB input falls below about 0.4 V, due to a short circuit, the device enters into hiccup mode. In this mode the device stops switching for t<sub>HC</sub> (see *System Characteristics*), or about 94 ms and then goes through a normal re-start with soft start. If the short-circuit condition remains, the device runs in current limit for about 20 ms (typical) and then shuts down again. This cycle repeats, as shown in Figure 11 as long as the short-circuit-condition persists. This mode of operation helps to reduce the temperature rise of the device during a hard short on the output. The output current is greatly reduced during hiccup mode (see *Typical Characteristics*). Once the output short is removed, and the hiccup delay is passed, the output voltage recovers normally as shown in Figure 12

The high-side-current limit trips when the peak inductor current reaches  $I_{SC}$  (see *Electrical Characteristics* table). This is a cycle-by-cycle current limit and does not produce any frequency or load current fold back. It is meant to protect the high-side MOSFET from excessive current. Under some conditions, such as high input voltages, this current limit may trip before the low-side protection. Under this condition,  $I_{SC}$  determines the maximum output current. Note that  $I_{SC}$  varies with duty cycle.





#### 8.3.4 Undervoltage Lockout and Thermal Shutdown

The LMR33630 incorporates an undervoltage-lockout feature on the output of the internal LDO (at the VCC pin). When VCC reaches about 3.7 V the device is ready to receive an EN signal and start up. When VCC falls below about 3 V the device shuts down, regardless of EN status. Since the LDO is in dropout during these transitions, the above values roughly represent the input voltage levels during the transitions.

Thermal shutdown is provided to protect the regulator from excessive junction temperature. When the junction temperature reaches about 165°C the device shuts down; re-start occurs when the temperature falls to about 148°C.

#### 8.4 Device Functional Modes

#### 8.4.1 Auto Mode

In auto mode the device moves between PWM and PFM as the load changes. At light loads the regulator operates in PFM. At higher loads the mode changes to PWM. The load current for which the device moves from PFM to PWM can be found in the *Application Curves*. The output current at which the device changes modes depends somewhat on the input voltage; as shown in the curves. For output currents above the curve, the device is in PWM mode. For currents below the curve, the device is in PFM.

In PWM the regulator operates as a constant frequency, current mode, full synchronous converter using PWM to regulate the output voltage. While operating in this mode the output voltage is regulated by switching at a constant frequency and modulating the duty cycle to control the power to the load. This provides excellent line and load regulation and low output voltage ripple.

In PFM the high-side MOSFET is turned on in a burst of one or more pulses to provide energy to the load. The duration of the burst depends on how long it takes the inductor current to reach I<sub>PEAK-MIN</sub>. The frequency of these bursts is adjusted to regulate the output, while diode emulation (DEM) is used to maximize efficiency (see *Glossary*). This mode provides high light-load efficiency by reducing the amount of input supply current required to regulate the output voltage at small loads. This trades off very good light-load efficiency for larger output voltage ripple and variable switching frequency. Also, a small increase in output voltage occurs at light loads. The actual switching frequency and output voltage ripple depends on the input voltage, output voltage, and load. Typical switching waveforms in PFM and PWM are shown in Figure 13 and Figure 14. See the *Application Curves* for output voltage variation with load in auto mode.

Submit Documentation Feedback



#### **Device Functional Modes (continued)**



#### 8.4.2 Dropout

The dropout performance of any buck regulator is affected by the R<sub>DSON</sub> of the power MOSFETs, the DC resistance of the inductor, and the maximum duty cycle that the controller can achieve. As the input voltage is reduced to near the output voltage, the off-time of the high side MOSFET starts to approach the minimum value (see *Timing Characteristics*). Beyond this point the switching may become erratic and/or the output voltage will fall out of regulation. To avoid this problem the LMR33630 automatically reduces the switching frequency to increase the effective duty cycle and maintain regulation. In this data sheet the drop-out voltage is defined as the difference between the input and output voltage when the output has dropped by 1% of its nominal value. Under this condition the switching frequency has dropped to its minimum value of about 140 kHz. See *Application Curves* for typical values of dropout voltage under various conditions. Note that the 0.4 V short circuit detection threshold is not activated when in dropout mode. Typical drop-out characteristics can be found in Figure 15 and Figure 16.





Figure 16. Typical Drop-out Voltage vs Output Current  $f_{\rm SW}$  = 140 kHz

Copyright © 2017–2018, Texas Instruments Incorporated

Submit Documentation Feedback



#### **Device Functional Modes (continued)**

#### 8.4.3 Minimum Switch On-Time

Every switching regulator has a minimum controllable on-time dictated by the inherent delays and blanking times associated with the control circuits. This imposes a minimum switch duty cycle and therefore a minimum conversion ratio. The constraint is encountered at high input voltages and low output voltages. To help extend the minimum controllable duty cycle, the LMR33630 automatically reduces the switching frequency when the minimum on-time limit is reached. In this way the converter can regulate the lowest programmable output voltage at the maximum input voltage. An estimate for the approximate input voltage, for a given output voltage, before frequency fold-back occurs is found in Equation 2. The values of  $t_{\rm ON}$  and  $t_{\rm SW}$  can be found in the *Electrical Characteristics* table. As the input voltage is increased, the switch on-time (duty-cycle) reduces to regulate the output voltage. When the on-time reaches the limit, the switching frequency drops, while the on-time remains fixed. This relationship is highlighted in Figure 17 for a nominal switching frequency of 2.1 MHz.

$$V_{IN} \le \frac{V_{OUT}}{t_{ON} \cdot f_{SW}} \tag{2}$$



Figure 17. Switching Frequency vs Input Voltage  $V_{OUT} = 3.3 \text{ V}, I_{OUT} = 1 \text{ A}$ 



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### NOTE

All of the capacitance values given in the following application information refer to effective values; unless otherwise stated. The effective value is defined as the actual capacitance under D.C. bias and temperature; not the rated or nameplate values. Use high-quality, low-ESR, ceramic capacitors with an X5R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under D.C. bias the capacitance drops considerably. Large case sizes and/or higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum effective capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank should be made in order to ensure that the minimum value of effective capacitance is provided.

#### 9.1 Application Information

The LMR33630 step-down DC-to-DC converter is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 3 A. The following design procedure can be used to select components for the LMR33630. Alternately, the WEBENCH® Design Tool may be used to generate a complete design. This tool utilizes an iterative design procedure and has access to a comprehensive database of components. This allows the tool to create an optimized design and allows the user to experiment with various options.

#### 9.2 Typical Application

Figure 18 shows a typical application circuit for the LMR33630. This device is designed to function over a wide range of external components and system parameters. However, the internal compensation is optimized for a certain range of external inductance and output capacitance. As a quick start guide, *Table 2* provides typical component values for a range of the most common output voltages. The values given in the table are typical. Other values may be used to enhance certain performance criterion as required by the application.



Figure 18. Example Application Circuit (400 kHz)

Submit Documentation Feedback



#### **Typical Application (continued)**

#### 9.2.1 Design Requirements

Table 1 provides a detailed design procedure:

#### **Table 1. Detailed Design Parameters**

| DESIGN PARAMETER       | EXAMPLE VALUE      |
|------------------------|--------------------|
| Input voltage          | 12 V (6 V to 36 V) |
| Output voltage         | 5 V                |
| Maximum output current | 0 A to 3 A         |
| Switching frequency    | 400 kHz            |

#### **Table 2. Typical External Component Values**

| f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | L (µH) | C <sub>OUT</sub> (rated capacitance) | $R_{FBT}\left(\Omega\right)$ | R <sub>FBB</sub> (Ω) | C <sub>IN</sub> | Своот  | C <sub>VCC</sub> | C <sub>FF</sub> |
|-----------------------|----------------------|--------|--------------------------------------|------------------------------|----------------------|-----------------|--------|------------------|-----------------|
| 400                   | 3.3                  | 6.8    | 4 × 22 μF                            | 100 k                        | 43.2 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 1400                  | 3.3                  | 2.2    | 2 × 22 µF                            | 100 k                        | 43.2 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 2100                  | 3.3                  | 1.2    | 2 × 22 μF                            | 100 k                        | 43.2 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 400                   | 5                    | 8      | 4 × 22 μF                            | 100 k                        | 24.9 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 1400                  | 5                    | 2.2    | 2 × 22 µF                            | 100 k                        | 24.9 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 2100                  | 5                    | 1.5    | 2 × 22 µF                            | 100 k                        | 24.9 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 400                   | 12                   | 15     | 4 × 22 μF                            | 100 k                        | 9.09 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 1400                  | 12                   | 4.7    | 4 × 10 μF                            | 100 k                        | 9.09 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |
| 2100                  | 12                   | 3.3    | 4 × 10 μF                            | 100 k                        | 9.09 k               | 10 μF + 220 nF  | 100 nF | 1 μF             | open            |

#### 9.2.2 Detailed Design Procedure

The following design procedure applies to Figure 18and Table 1.

#### 9.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR33630 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 9.2.2.2 Choosing the Switching Frequency

The choice of switching frequency is a compromise between conversion efficiency and overall solution size. Lower switching frequency implies reduced switching losses and usually results in higher system efficiency. However, higher switching frequency allows the use of smaller inductors and output capacitors, and hence a more compact design. For this example we choose 400 kHz.



#### 9.2.2.3 Setting the Output Voltage

The output voltage of LMR33630 is externally adjustable using a resistor divider network. The range of recommended output voltage is found in the *Recommended Operating Conditions* table. The divider network is comprised of  $R_{FBT}$  and  $R_{FBB}$ , and closes the loop between the output voltage and the converter. The converter regulates the output voltage by holding the voltage on the FB pin equal to the internal reference voltage,  $V_{REF}$ . The resistance of the divider is a compromise between excessive noise pick-up and excessive loading of the output. Smaller values of resistance reduce noise sensitivity but also reduce the light-load efficiency. The recommended value for  $R_{FBT}$  is 100 k $\Omega$ ; with a maximum value of 1 M $\Omega$ . If a 1 M $\Omega$  is selected for  $R_{FBT}$ , then a feed-forward capacitor must be used across this resistor to provide adequate loop phase margin (see  $C_{FF}$  Selection). Once  $R_{FBT}$  is selected, Equation 3 is used to select  $R_{FBB}$ .  $V_{REF}$  is nominally 1 V (see Electrical Characteristics for limits).

$$R_{FBB} = \frac{R_{FBT}}{\left[\frac{V_{OUT}}{V_{REF}} - 1\right]}$$
(3)

For this 5-V example,  $R_{FBT}$  = 100  $k\Omega$  and  $R_{FBB}$  = 24.9  $k\Omega$  was chosen.

#### 9.2.2.4 Inductor Selection

The parameters for selecting the inductor are the inductance and saturation current. The inductance is based on the desired peak-to-peak ripple current and is normally chosen to be in the range of 20% to 40% of the maximum output current. Experience shows that the best value for inductor ripple current is 30% of the maximum load current. Note that when selecting the ripple current for applications with much smaller maximum load than the maximum available from the device, the maximum device current should be used. Equation 4 can be used to determine the value of inductance. The constant K is the percentage of inductor current ripple. For this example we choose K = 0.3 and find an inductance  $L = 8.1 \mu H$ ; we select the next standard value of 8  $\mu H$ .

$$L = \frac{\left(V_{IN} - V_{OUT}\right)}{f_{SW} \cdot K \cdot I_{OUTmax}} \cdot \frac{V_{OUT}}{V_{IN}}$$
(4)

Ideally, the saturation current rating of the inductor should be at least as large as the high-side switch current limit,  $I_{SC}$  (see *Electrical Characteristics*). This ensures that the inductor does not saturate even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low value, causing the inductor current to rise very rapidly. Although the valley current limit,  $I_{LIMIT}$ , is designed to reduce the risk of current run-away, a saturated inductor can cause the current to rise to high values very rapidly. This may lead to component damage; do not allow the inductor to saturate! Inductors with a ferrite core material have very *hard* saturation characteristics, but usually have lower core losses than powdered iron cores. Powered iron cores exhibit a *soft* saturation, allowing some relaxation in the current rating of the inductor. However, they have more core losses at frequencies above about 1 MHz. In any case the inductor saturation current should not be less than the device low-side current limit,  $I_{LIMIT}$  (see *Electrical Characteristics*). In order to avoid sub-harmonic oscillation, the inductance value should not be less than that given in Equation 5 The maximum inductance is limited by the minimum current ripple required for the current mode control to perform correctly. As a rule-of-thumb, the minimum inductor ripple current should be no less than about 10% of the device maximum rated current under nominal conditions.

$$L_{MIN} \ge 0.28 \cdot \frac{V_{OUT}}{f_{SW}} \tag{5}$$

## 9.2.2.5 Output Capacitor Selection

The value of the output capacitor, and its ESR, determine the output voltage ripple and load transient performance. The output capacitor bank is usually limited by the load transient requirements, rather than the output voltage ripple. Equation 6 can be used to estimate a lower bound on the total output capacitance, and an upper bound on the ESR, required to meet a specified load transient.

(6)



$$C_{OUT} \geq \frac{\Delta I_{OUT}}{f_{SW} \cdot \Delta V_{OUT} \cdot K} \cdot \left[ \left( 1 - D \right) \cdot \left( 1 + K \right) + \frac{K^2}{12} \cdot \left( 2 - D \right) \right]$$

$$\mathsf{ESR} \leq \frac{\left(2 + \mathsf{K}\right) \cdot \Delta \mathsf{V}_{\mathsf{OUT}}}{2 \cdot \Delta \mathsf{I}_{\mathsf{OUT}} \left[1 + \mathsf{K} + \frac{\mathsf{K}^2}{12} \cdot \left(1 + \frac{1}{(1 - \mathsf{D})}\right)\right]}$$

$$D = \frac{V_{OUT}}{V_{IN}}$$

where

- ΔV<sub>OUT</sub> = output voltage transient
- $\Delta I_{OUT}$  = output current transient
- K = Ripple factor from Inductor Selection

Once the output capacitor and ESR have been calculated, Equation 7 can be used to check the peak-to-peak output voltage ripple;  $V_r$ .

$$V_{r} \cong \Delta I_{L} \cdot \sqrt{ESR^{2} + \frac{1}{\left(8 \cdot f_{SW} \cdot C_{OUT}\right)^{2}}}$$
(7)

The output capacitor and ESR can then be adjusted to meet both the load transient and output ripple requirements.

For this example we require a  $\Delta V_{OUT}$  of  $\leq 250$  mV for an output current step of  $\Delta I_{OUT} = 2$  A. Equation 6 gives a minimum value of 52  $\mu F$  and a maximum ESR of 0.11  $\Omega$ . Assuming a 20% tolerance and a 10% bias de-rating, we arrive at a minimum capacitance of 72  $\mu F$ . This can be achieved with a bank of 4  $\times$  22- $\mu F$ , 16-V, ceramic capacitors in the 1210 case size. More output capacitance can be used to improve the load transient response. Ceramic capacitors can easily meet the minimum ESR requirements. In some cases an aluminum electrolytic capacitor can be placed in parallel with the ceramics to help build up the required value of capacitance. In general use a capacitor of at least 10 V for output voltages of 3.3 V or less, while a capacitor of 16 V or more should be used for output voltages of 5 V and above.

In practice the output capacitor has the most influence on the transient response and loop phase margin. Load transient testing and Bode plots are the best way to validate any given design and should always be completed before the application goes into production. In addition to the required output capacitance, a small ceramic placed on the output can help to reduce high frequency noise. Small case size ceramic capacitors in the range of 1 nF to 100 nF can be very helpful in reducing spikes on the output caused by inductor and board parasitics.

The maximum value of total output capacitance should be limited to about 10 times the design value, or 1000  $\mu$ F, whichever is smaller. Large values of output capacitance can adversely affect the start-up behavior of the regulator as well as the loop stability. If values larger than noted here must be used, then a careful study of start-up at full load and loop stability must be performed.

#### 9.2.2.6 Input Capacitor Selection

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum of 10  $\mu$ F of ceramic capacitance is required on the input of the LMR33630. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and/or maintain the input voltage during load transients. In addition a small case size 220-nF ceramic capacitor must be used at the input, as close a possible to the regulator. This provides a high frequency bypass for the control circuits internal to the device. For this example a 10- $\mu$ F, 50-V, X7R (or better) ceramic capacitor is chosen. The 220 nF must also be rated at 50 V with an X7R dielectric.



Many times it is desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads/traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor(s). The approximate RMS value of this current can be calculated from Equation 8 and should be checked against the manufacturers' maximum ratings.

$$I_{RMS} \cong \frac{I_{OUT}}{2}$$
 (8)

#### 9.2.2.7 C<sub>BOOT</sub>

The LMR33630 requires a boot-strap capacitor connected between the BOOT pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. A high-quality ceramic capacitor of 100 nF and at least 16 V is required.

#### 9.2.2.8 VCC

The VCC pin is the output of the internal LDO used to supply the control circuits of the regulator. This output requires a 1-µF, 16-V ceramic capacitor connected from VCC to GND for proper operation. In general this output should not be loaded with any external circuitry. However, this output can be used to supply the pull-up for the power-good function (see *Power-Good Flag Output*). A value of 100 k $\Omega$  is a good choice in this case. The nominal output voltage on VCC is 5 V; see *Electrical Characteristics* for limits.

#### 9.2.2.9 C<sub>FF</sub> Selection

In some cases a feed-forward capacitor can be used across R<sub>FBT</sub> to improve the load transient response or improve the loop-phase margin. This is especially true when values of  $R_{FBT} > 100 \text{ k}\Omega$  are used. Large values of R<sub>FBT</sub>, in combination with the parasitic capacitance at the FB pin, can create a small signal pole that interferes with the loop stability. A C<sub>FF</sub> can help to mitigate this effect. Equation 9 can be used to estimate the value of C<sub>FF</sub>. The value found with Equation 9 is a starting point; use lower values to determine if any advantage is gained by the use of a C<sub>FF</sub> capacitor. The application report Optimizing Transient Response of Internally Compensated DC-DC Converters with Feed-forward Capacitor is helpful when experimenting with a feed-forward capacitor.

$$C_{FF} < \frac{V_{OUT} \cdot C_{OUT}}{120 \cdot R_{FBT} \cdot \sqrt{\frac{V_{REF}}{V_{OUT}}}}$$
(9)

#### 9.2.2.9.1 External UVLO

In some cases an input UVLO level different than that provided internal to the device is needed. This can be accomplished by using the circuit shown in Figure 19 can be used. The input voltage at which the device turns on is designated  $V_{ON}$ ; while the turnoff voltage is  $V_{OFF}$ . First a value for  $R_{ENB}$  is chosen in the range of 10 k $\Omega$  to 100 k $\Omega$  and then Equation 10 is used to calculate R<sub>ENT</sub> and V<sub>OFF</sub>.



Figure 19. Set-Up for External UVLO Application

Product Folder Links: LMR33630

Copyright © 2017-2018, Texas Instruments Incorporated



$$R_{ENT} = \left(\frac{V_{ON}}{V_{EN-H}} - 1\right) \cdot R_{ENB}$$

$$V_{OFF} = V_{ON} \cdot \left(1 - \frac{V_{EN-HYS}}{V_{EN}}\right)$$

where

#### 9.2.2.10 Maximum Ambient Temperature

As with any power conversion device, the LMR33630 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature ( $T_J$ ) is a function of the ambient temperature, the power loss and the effective thermal resistance,  $R_{\theta JA}$  of the device and PCB combination. The maximum internal die temperature for the LMR33630 must be limited to 125°C. This establishes a limit on the maximum device power dissipation and therefore the load current. Equation 11 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures ( $T_A$ ) and larger values of  $R_{\theta JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. If the desired operating conditions can not be found in one of the curves, then interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta JA}$  is more difficult to estimate. As stated in *Semiconductor and IC Package Thermal Metrics*, the values given in the *Thermal Information* table are not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application.

$$I_{OUT}|_{MAX} = \frac{\left(T_{J} - T_{A}\right)}{R_{AJA}} \cdot \frac{\eta}{\left(1 - \eta\right)} \cdot \frac{1}{V_{OUT}}$$

where

The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors such as power dissipation, air temperature/flow, PCB area, copper heat-sink area, number of thermal vias under the package, and adjacent component placement; to mention just a few. The HSOIC (DDA) package utilizes a die attach paddle, or thermal pad (PAD) to provide a place to solder down to the PCB heat-sinking copper. This provides a good heat conduction path from the regulator junction to the heat sink and must be properly soldered to the PCB heat sink copper. A typical example of  $R_{\theta JA}$  vs copper board area can be found in Figure 20. The copper area given in the graph is for each layer; the top and bottom layers are 2 oz. copper each, while the inner layers are 1 oz. A typical curve of maximum output current vs. ambient temperature is shown in Figure 21. This data was taken with a device/PCB combination giving an  $R_{\theta JA}$  of about 30°C/W. It must be remembered that the data given in these graphs are for illustration purposes only, and the actual performance in any given application depends on all of the previously mentioned factors.

Submit Documentation Feedback





Figure 20. Typical R<sub>θJA</sub> vs Copper Area for a Four-Layer Board and the HSOIC (DDA) Package



Figure 21. Maximum Output Current vs Ambient Temperature  $V_{IN}$  = 12 V,  $V_{OUT}$  = 5 V,  $f_{SW}$  = 400 kHz,  $R_{\theta JA}$  = 30°C/W

The resources below can be used as a guide to optimal thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment:

- Thermal Design by Insight not Hindsight
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages
- Semiconductor and IC Package Thermal Metrics
- Thermal Design Made Simple with LM43603 and LM43602
- SLMA002 PowerPAD<sup>TM</sup> Thermally Enhanced Package
- PowerPAD<sup>TM</sup> Made Easy
- SBVA025 Using New Thermal Metrics



#### 9.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN} = 12 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . The circuit is shown in Figure 40, with the appropriate BOM from Table 3.



Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



Unless otherwise specified the following conditions apply:  $V_{IN} = 12 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ . The circuit is shown in Figure 40, with the appropriate BOM from Table 3.



Copyright © 2017–2018, Texas Instruments Incorporated

Submit Documentation Feedback



Unless otherwise specified the following conditions apply:  $V_{IN} = 12 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ . The circuit is shown in Figure 40, with the appropriate BOM from Table 3.



Submit Documentation Feedback

Copyright © 2017–2018, Texas Instruments Incorporated



Unless otherwise specified the following conditions apply: V<sub>IN</sub> = 12 V, T<sub>A</sub> = 25°C. The circuit is shown in Figure 40, with the appropriate BOM from Table 3.



Figure 40. Circuit for Typical Application Curves

Table 3. BOM for Typical Application Curves DDA Package<sup>(1)</sup>

| V <sub>OUT</sub> | FREQUENCY | R <sub>FBB</sub> | C <sub>OUT</sub> | L                       | U1           |
|------------------|-----------|------------------|------------------|-------------------------|--------------|
| 3.3 V            | 400 kHz   | 43.3 kΩ          | 4 × 22 μF        | $6.8~\mu H$ , $14~m Ω$  | LMR33630ADDA |
| 3.3 V            | 1400 KHz  | 43.3 kΩ          | 4 × 22 μF        | 2.2 μH, 11.4 m $\Omega$ | LMR33630BDDA |
| 3.3 V            | 2100 kHz  | 43.3 kΩ          | 4 × 22 μF        | 1.2 μH, 16 m $\Omega$   | LMR33630CDDA |
| 5 V              | 400 kHz   | 24.9 kΩ          | 4 × 22 μF        | 8 μH, 14 mΩ             | LMR33630ADDA |
| 5 V              | 1400 KHz  | 24.9 kΩ          | 4 × 22 μF        | 2.2 μH, 11.4 mΩ         | LMR33630BDDA |
| 5 V              | 2100 kHz  | 24.9 kΩ          | 4 × 22 μF        | 1.5 μH, 8.2 m $\Omega$  | LMR33630CDDA |

The values in this table were selected to enhance certain performance criteria and may not represent typical values.

#### 9.3 Do's and Don'ts

- Don't: Exceed the Absolute Maximum Ratings
- Don't: Exceed the ESD Ratings
- Don't: Exceed the Recommended Operating Conditions
- Don't: Allow the EN input to float.

Copyright © 2017-2018, Texas Instruments Incorporated

- **Don't:** Allow the output voltage to exceed the input voltage, nor go below ground.
- **Don't:** Use the thermal data given in the *Thermal Information* table to design your application.
- Do: Follow all the guidelines and/or suggestions found in this data sheet before committing the design to production. TI application engineers are ready to help critique your design and PCB layout to help make your project a success (see Community Resources).



## 10 Power Supply Recommendations

The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* found in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator. The average input current can be estimated with Equation 12, where  $\eta$  is the efficiency.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta} \tag{12}$$

If the regulator is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the regulator. The parasitic inductance, in combination with the low-ESR, ceramic input capacitors, can form an under damped resonant circuit, resulting in overvoltage transients at the input to the regulator. The parasitic resistance can cause the voltage at the VIN pin to dip whenever a load transient is applied to the output. If the application is operating close to the minimum input voltage, this dip may cause the regulator to momentarily shutdown and/or reset. The best way to solve these kind of issues is to reduce the distance from the input supply to the regulator and/or use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of these types of capacitors help to damp the input resonant circuit and reduce any overshoots. A value in the range of 20  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and help to hold the input voltage steady during large load transients.

Sometimes, for other system considerations, an input filter is used in front of the regulator. This can lead to instability, as well as some of the effects mentioned above, unless it is designed carefully. The user guide *AN-2162 Simple Success With Conducted EMI From DCDC Converters* provides helpful suggestions when designing an input filter for any switching regulator.

In some cases a transient voltage suppressor (TVS) is used on the input of regulators. One class of this device has a *snap-back* characteristic (thyristor type). The use of a device with this type of characteristic is not recommended. When the TVS fires, the clamping voltage falls to a very low value. If this voltage is less than the output voltage of the regulator, the output capacitors discharge through the device back to the input. This uncontrolled current flow may damage the device.



### 11 Layout

#### 11.1 Layout Guidelines

The PCB layout of any DC/DC converter is critical to the optimal performance of the design. Bad PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, the EMI performance of the regulator is dependent on the PCB layout, to a great extent. In a buck converter the most critical PCB feature is the loop formed by the input capacitor(s) and power ground, as shown in Figure 41. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages will disrupt the proper operation of the converter. Because of this, the traces in this loop should be wide and short, and the loop area as small as possible to reduce the parasitic inductance. Figure 42 shows a recommended layout for the critical components of the LMR33630DDA.

- 1. Place the input capacitor(s) as close as possible to the VIN and GND terminals. VIN and GND pins are adjacent, simplifying the input capacitor placement.
- 2. Place bypass capacitor for VCC close to the VCC pin. This capacitor must be placed close to the device and routed with short, wide traces to the VCC and GND pins.
- 3. Use wide traces for the  $C_{BOOT}$  capacitor. Place  $C_{BOOT}$  close to the device with short/wide traces to the BOOT and SW pins.
- 4. Place the feedback divider as close as possible to the FB pin of the device. Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to FB and GND must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, this latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the regulator.
- 5. **Use at least one ground plane in one of the middle layers.** This plane acts as a noise shield and also act as a heat dissipation path.
- 6. Connect the thermal pad to the ground plane. The SOIC package has a thermal pad (PAD) connection that must be soldered down to the PCB ground plane. This pad acts as a heat-sink connection and an electrical ground connection for the regulator. The integrity of this solder connection has a direct bearing on the total effective  $R_{\theta,JA}$  of the application.
- 7. **Provide wide paths for VIN, VOUT, and GND.** Making these paths as wide and direct as possible reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- 8. **Provide enough PCB area for proper heat-sinking.** As stated in the *Maximum Ambient Temperature* section, enough copper area must be used to ensure a low R<sub>0JA</sub>, commensurate with the maximum load current and ambient temperature. Make the top and bottom PCB layerswith two-ounce copper; and no less than one ounce. With the SOIC package, use an array of heat-sinking vias to connect the thermal pad (PAD) to the ground plane on the bottom PCB layer. If the PCB design uses multiple copper layers (recommended), these thermal vias can also be connected to the inner layer heat-spreading ground planes.
- 9. **Keep switch area small.** Keep the copper area connecting the SW pin to the inductor as short and wide as possible. At the same time the total area of this node should be minimized to help reduce radiated EMI.

See the following PCB layout resources for additional important guidelines:

- Layout Guidelines for Switching Power Supplies
- Simple Switcher PCB Layout Guidelines
- Construction Your Power Supply- Layout Considerations
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x



#### **Layout Guidelines (continued)**



Figure 41. Current Loops with Fast Edges

#### 11.1.1 Ground and Thermal Considerations

As mentioned above, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. The AGND and PGND pins should be connected to the ground planes using vias next to the bypass capacitors. PGND pins are connected directly to the source of the low side MOSFET switch, and also connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and may bounce due to load variations. The PGND trace, as well as the VIN and SW traces, must be constrained to one side of the ground planes. The other side of the ground plane contains much less noise and must be used for sensitive routes.

TI recommends providing adequate device heat sinking by utilizing the thermal pad (PAD) of the device as the primary thermal path. Use a minimum  $4 \times 3$  array of 10 mil thermal vias to connect the PAD to the system ground plane heat sink. The vias must be evenly distributed under the PAD. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2 oz / 1 oz / 2 oz. A four-layer board with enough copper thickness, and proper layout, provides low current conduction impedance, proper shielding and lower thermal resistance.

Product Folder Links: *LMR33630* 

Copyright © 2017-2018, Texas Instruments Incorporated



## 11.2 Layout Example



Figure 42. Example Layout for HSOIC (DDA) Package



#### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM33630 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- Thermal Design by Insight not Hindsight
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages
- Semiconductor and IC Package Thermal Metrics
- Thermal Design Made Simple with LM43603 and LM43602
- SLMA002 PowerPAD<sup>TM</sup> Thermally Enhanced Package
- PowerPAD<sup>TM</sup> Made Easy
- SBVA025 Using New Thermal Metrics
- Layout Guidelines for Switching Power Supplies
- Simple Switcher PCB Layout Guidelines
- Construction Your Power Supply- Layout Considerations
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.



#### 12.5 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. SIMPLE SWITCHER, WEBENCH are registered trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGE OPTION ADDENDUM

9-Mar-2018

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|---|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| LMR33630ADDA     |        | SO PowerPAD  | DDA                | 8 | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | 33630A               | Samples |
| LMR33630ADDAR    | ACTIVE | SO PowerPAD  | DDA                | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | 33630A               | Samples |
| LMR33630BDDA     | ACTIVE | SO PowerPAD  | DDA                | 8 | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | 33630B               | Samples |
| LMR33630BDDAR    | ACTIVE | SO PowerPAD  | DDA                | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | 33630B               | Samples |
| LMR33630CDDA     | ACTIVE | SO PowerPAD  | DDA                | 8 | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | 33630C               | Samples |
| LMR33630CDDAR    | ACTIVE | SO PowerPAD  | DDA                | 8 | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 125   | 33630C               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

9-Mar-2018

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Feb-2018

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

- Reel Width (W1)



#### \*All dimensions are nominal

| Device        | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR33630ADDAR | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMR33630BDDAR | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMR33630CDDAR | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 27-Feb-2018



\*All dimensions are nominal

| 7 till dilliteriorette die memilia |              |                 |      |      |             |            |             |
|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMR33630ADDAR                      | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| LMR33630BDDAR                      | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| LMR33630CDDAR                      | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |

## DDA (R-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-3/L 05/12

NOTE: A. All linear dimensions are in millimeters



## DDA (R-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.