

# CMOS, 8-Bit, Buffered Multiplying DAC

Enhanced Product AD7524-EP

#### **FEATURES**

Microprocessor compatible (6800, 8085, Z80)
TTL-/CMOS-compatible inputs
On-chip data latches
Endpoint linearity
Low power consumption
Monotonicity guaranteed (full temperature range)
Latch free (no protection Schottky required)

#### **ENHANCED PRODUCT FEATURES**

Supports defense and aerospace applications (AQEC)
Military temperature range (-55°C to +125°C)
Controlled manufacturing baseline
One assembly/test site
One fabrication site
Enhanced product change notification
Qualification data available on request

#### **APPLICATIONS**

Microprocessor controlled gain circuits
Microprocessor controlled attenuator circuits
Microprocessor controlled function generation
Precision AGC circuits
Bus structured instruments

#### **GENERAL DESCRIPTION**

The AD7524-EP is a low cost, 8-bit monolithic CMOS DAC designed for direct interface to most microprocessors.

An 8-bit DAC with input latches, the load cycle of the AD7524-EP is similar to the write cycle of the random access memory. Using an advanced thin-film on the CMOS fabrication process, the AD7524-EP provides accuracy to  $\frac{1}{2}$  LSB with a typical power dissipation of less than 10 mW.

An improved design eliminates the protection Schottky previously required and guarantees TTL compatibility when using a 5 V supply. The loading speed has also been increased for compatibility with most microprocessors.

#### **FUNCTIONAL BLOCK DIAGRAM**



Featuring operation from 5 V to 15 V, the AD7524-EP interfaces directly to most microprocessor buses or output ports.

Excellent multiplying characteristics (2- or 4-quadrant) make the AD7524-EP an ideal choice for many microprocessor controlled gain setting and signal control applications.

Additional application and technical information can be found in the AD7524 data sheet.

# AD7524-EP Enhanced Product

### **TABLE OF CONTENTS**

| Features                  | . І |
|---------------------------|-----|
| Enhanced Product Features | . 1 |
| Applications              | . 1 |
| Functional Block Diagram  |     |
| General Description       |     |
| Revision History          |     |
| Specifications            |     |

| Write Cycle Timing Diagram                  | •••• |
|---------------------------------------------|------|
| Absolute Maximum Ratings                    | !    |
| ESD Caution                                 |      |
| Pin Configuration and Function Descriptions |      |
| Outline Dimensions                          |      |
| Ordering Guide                              |      |

### **REVISION HISTORY**

1/12—Revision 0: Initial Version

Enhanced Product AD7524-EP

### **SPECIFICATIONS**

 $V_{\text{REF}} = 10 \text{ V}, V_{\text{OUT1}} = V_{\text{OUT2}} = 0 \text{ V}, \text{ unless otherwise noted.}$  Temperature range goes from  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

Table 1.

| Limit, T <sub>A</sub> = 25°C                            |                | Limit, T <sub>MIN</sub> , T <sub>MAX</sub> <sup>1</sup> |                |                 | Test Conditions/ |                                                                                                                                           |
|---------------------------------------------------------|----------------|---------------------------------------------------------|----------------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                               | $V_{DD} = 5 V$ | $V_{DD} = 15 V$                                         | $V_{DD} = 5 V$ | $V_{DD} = 15 V$ | Unit             | Comments                                                                                                                                  |
| STATIC PERFORMANCE                                      |                |                                                         |                |                 |                  |                                                                                                                                           |
| Resolution                                              | 8              | 8                                                       | 8              | 8               | Bits             |                                                                                                                                           |
| Relative Accuracy                                       | ±1/2           | ±1/2                                                    | ±1/2           | ±1/2            | LSB max          |                                                                                                                                           |
| Monotonicity                                            | Guaranteed     | Guaranteed                                              | Guaranteed     | Guaranteed      |                  |                                                                                                                                           |
| Gain Error <sup>2</sup>                                 | ±2½            | ±11⁄4                                                   | ±3½            | ±11/2           | LSB max          |                                                                                                                                           |
| Average Gain TC <sup>3</sup>                            | ±40            | ±10                                                     | ±40            | ±10             | ppm/°C           | Gain TC measured from<br>25°C to T <sub>MIN</sub> or from<br>25°C to T <sub>MAX</sub>                                                     |
| DC Supply Rejection, $\Delta Gain/\Delta V_{DD}^3$      | 0.08           | 0.02                                                    | 0.16           | 0.04            | % FSR/%<br>max   | $\Delta V_{DD} = \pm 10\%$                                                                                                                |
|                                                         | 0.002          | 0.001                                                   | 0.01           | 0.005           | % FSR/% typ      |                                                                                                                                           |
| Output Leakage Current                                  |                |                                                         |                |                 |                  |                                                                                                                                           |
| l <sub>ουτ1</sub> (Pin 1)                               | ±50            | ±50                                                     | ±400           | ±200            | nA max           | $\frac{DB0 \text{ to } DB7 = 0 \text{ V;} \overline{WR},}{\overline{CS} = 0 \text{ V;} V_{REF} = \pm 10 \text{ V}}$                       |
| I <sub>OUT2</sub> (Pin 2)                               | ±50            | ±50                                                     | ±400           | ±200            | nA max           | $\frac{DB0 \text{ to } DB7 = V_{DD}; \overline{WR},}{\overline{CS} = 0 \text{ V}; V_{REF} = \pm 10 \text{ V}}$                            |
| DYNAMIC PERFORMANCE                                     |                |                                                         |                |                 |                  |                                                                                                                                           |
| Output Current Settling Time<br>(to ½ LSB) <sup>3</sup> | 400            | 250                                                     | 500            | 350             | ns max           | OUT1 load = $100 \Omega$ ,<br>$C_{EXT} = 13 pF$ ; $\overline{WR}$ , $\overline{CS} = 0 V$ ;<br>DB0 to DB7 = $0 V$ to<br>$V_{DD}$ to $0 V$ |
| AC Feedthrough <sup>3</sup>                             |                |                                                         |                |                 |                  |                                                                                                                                           |
| At OUT1                                                 | 0.25           | 0.25                                                    | 0.5            | 0.5             | % FSR max        | $V_{REF} = \pm 10 \text{ V}$ , 100 kHz sine<br>wave; DB0 to DB7 = 0 V;<br>$\overline{WR}$ , $\overline{CS} = 0 \text{ V}$                 |
| At OUT2                                                 | 0.25           | 0.25                                                    | 0.5            | 0.5             | % FSR max        | $V_{REF} = \pm 10 \text{ V}$ , 100 kHz sine<br>wave; DB0 to DB7 = 0 V;<br>WR, CS = 0 V                                                    |
| REFERENCE INPUT                                         |                |                                                         |                |                 |                  |                                                                                                                                           |
| R <sub>IN</sub> (Pin 15 to GND) <sup>4</sup>            | 5              | 5                                                       | 5              | 5               | kΩ min           |                                                                                                                                           |
|                                                         | 20             | 20                                                      | 20             | 20              | kΩ max           |                                                                                                                                           |
| ANALOG OUTPUTS                                          |                |                                                         |                |                 |                  |                                                                                                                                           |
| Output Capacitance <sup>3</sup>                         |                |                                                         |                |                 |                  |                                                                                                                                           |
| C <sub>OUT1</sub> (Pin 1)                               | 120            | 120                                                     | 120            | 120             | pF max           | $\frac{DB0 \text{ to } DB7 = V_{DD};}{WR, CS = 0 \text{ V}}$                                                                              |
| C <sub>OUT2</sub> (Pin 2)                               | 30             | 30                                                      | 30             | 30              | pF max           |                                                                                                                                           |
| C <sub>OUT1</sub> (Pin 1)                               | 30             | 30                                                      | 30             | 30              | pF max           | $\frac{DB0 \text{ to } DB7 = 0 \text{ V};}{WR, CS = 0 \text{ V}}$                                                                         |
| C <sub>OUT2</sub> (Pin 2)                               | 120            | 120                                                     | 120            | 120             | pF max           |                                                                                                                                           |
| DIGITAL INPUTS                                          |                |                                                         |                |                 |                  |                                                                                                                                           |
| Input High Voltage Requirement, V <sub>II</sub>         | 2.4            | 13.5                                                    | 2.4            | 13.5            | V min            |                                                                                                                                           |
| Input Low Voltage Requirement, V <sub>IL</sub>          | 0.8            | 1.5                                                     | 0.5            | 1.5             | V max            |                                                                                                                                           |
| Input Current, I <sub>IN</sub>                          | ±1             | ±1                                                      | ±10            | ±10             | μA max           | $V_{IN} = 0 V \text{ or } V_{DD}$                                                                                                         |
| Input Capacitance <sup>3</sup>                          |                |                                                         |                |                 |                  |                                                                                                                                           |
| DB0 to DB7                                              | 5              | 5                                                       | 5              | 5               | pF max           | $V_{IN} = 0 V$                                                                                                                            |
| $\overline{WR},\overline{CS}$                           | 20             | 20                                                      | 20             | 20              | pF max           | $V_{IN} = 0 V$                                                                                                                            |

AD7524-EP **Enhanced Product** 

|                                                               | Limit, T <sub>A</sub> = 25°C |                 | Limit, T <sub>MIN</sub> , T <sub>MAX</sub> <sup>1</sup> |                 |        | Test Conditions/                                    |
|---------------------------------------------------------------|------------------------------|-----------------|---------------------------------------------------------|-----------------|--------|-----------------------------------------------------|
| Parameter                                                     | $V_{DD} = 5 V$               | $V_{DD} = 15 V$ | $V_{DD} = 5 V$                                          | $V_{DD} = 15 V$ | Unit   | Comments                                            |
| SWITCHING CHARACTERISTICS                                     |                              |                 |                                                         |                 |        | See Figure 2                                        |
| Chip Select to Write Setup Time, t <sub>CS</sub> <sup>5</sup> | 170                          | 100             | 240                                                     | 150             | ns min | $t_{WR} = t_{CS}$                                   |
| Chip Select to Write Hold Time, t <sub>CH</sub>               | 0                            | 0               | 0                                                       | 0               | ns min |                                                     |
| Write Pulse Width, twR                                        | 170                          | 100             | 240                                                     | 150             | ns min | $t_{CS} \ge t_{WR}, t_{CH} \ge 0$                   |
| Data Setup Time, t <sub>DS</sub>                              | 135                          | 60              | 170                                                     | 100             | ns min |                                                     |
| Data Hold Time, t <sub>DH</sub>                               | 10                           | 10              | 10                                                      | 10              | ns min |                                                     |
| POWER SUPPLY                                                  |                              |                 |                                                         |                 |        |                                                     |
| I <sub>DD</sub>                                               | 1                            | 2               | 2                                                       | 2               | mA max | All digital inputs V <sub>L</sub> or V <sub>H</sub> |
|                                                               | 100                          | 100             | 500                                                     | 500             | μA max | All digital inputs 0 V or VDD                       |

 $<sup>^{1}</sup>$  Temperature range is as follows:  $-55^{\circ}$ C to  $+125^{\circ}$ C.

#### WRITE CYCLE TIMING DIAGRAM



- NOTES 1. ALL INPUT SIGNAL RISE AND FALL TIMES MEASURED FROM 10% TO 90% OF V<sub>DD</sub>. V<sub>DD</sub> = 5V,  $t_R$  =  $t_F$  = 20ns; V<sub>DD</sub> = 15V,  $t_R$  =  $t_F$  = 40ns. V<sub>1-1</sub> +V<sub>11</sub>
- 2. TIMING MEASUREMENT REFERENCE LEVEL IS  $\frac{V_{IH} + V_{IL}}{2}$
- 3.  $t_{DS}$  +  $t_{DH}$  IS APPROXIMATELY CONSTANT AT 145ns MIN AT 25°C,  $V_{DD}$  = 5V AND  $t_{WR}$  170ns MIN. THE AD7524 IS SPECIFIED FOR A MINIMUM  $t_{DH}$  OF 10ns. HOWEVER, IN APPLICATIONS WHERE  $t_{DH}$  > 10ns,  $t_{DS}$  MAY BE REDUCED ACCORDINGLY UP TO THE LIMIT  $t_{DS}$  = 65ns,  $t_{DH}$  = 80ns.

Figure 2. Timing Diagram

 $<sup>^{2}</sup>$  Gain error is measured using internal feedback resistor. Full-scale range (FSR) =  $V_{REF}$ .

<sup>&</sup>lt;sup>3</sup> Guaranteed not tested.

<sup>&</sup>lt;sup>4</sup> DAC thin-film resistor temperature coefficient is approximately −300 ppm/°C. <sup>5</sup> AC parameter, sample tested @ 25°C to ensure conformance to specification.

Enhanced Product AD7524-EP

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

#### Table 2.

| Parameter                            | Rating                                     |  |  |
|--------------------------------------|--------------------------------------------|--|--|
| V <sub>DD</sub> to GND               | -0.3 V to +17 V                            |  |  |
| $V_{R_{\it FEEDBACK}}$ to GND        | ±25 V                                      |  |  |
| $V_{REF}$ to GND                     | ±25 V                                      |  |  |
| Digital Input Voltage to GND         | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |  |  |
| OUT1, OUT2 to GND                    | $-0.3$ V to $V_{DD}$ $+0.3$ V              |  |  |
| Power Dissipation (Any Package)      |                                            |  |  |
| To 75°C                              | 450 mW                                     |  |  |
| Derates above 75°C by                | 6 mW/°C                                    |  |  |
| Operating Temperature, Extended      | −55°C to +125°C                            |  |  |
| Storage Temperature Range            | −65°C to +150°C                            |  |  |
| Lead Temperature (Soldering, 10 sec) | 300°C                                      |  |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

AD7524-EP Enhanced Product

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No. | Mnemonic                  | Description                                                                                                       |
|---------|---------------------------|-------------------------------------------------------------------------------------------------------------------|
| 1       | OUT1                      | DAC Current Output.                                                                                               |
| 2       | OUT2                      | DAC Analog Ground. This pin should normally be tied to the analog ground of the system.                           |
| 3       | GND                       | Ground.                                                                                                           |
| 4       | DB7 (MSB) to<br>DB0 (LSB) | Parallel Data Bit 7 to Data Bit 0.                                                                                |
| 12      | CS                        | Chip Select Input. Active low. Used in conjunction with $\overline{WR}$ to load parallel data to the input latch. |
| 13      | WR                        | Write. When low, use in conjunction with CS to load parallel data.                                                |
| 14      | V <sub>DD</sub>           | Positive Power Supply Input. These parts can be operated with a supply of 5 V.                                    |
| 15      | V <sub>REF</sub>          | DAC Reference Voltage Input Terminal.                                                                             |
| 16      | R <sub>FEEDBACK</sub>     | DAC Feedback Resistor Pin. Establish voltage output for the DAC by connecting to external amplifier output.       |

Enhanced Product AD7524-EP

### **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MS-012-AC

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 4. 16-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-16) Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model           | Nonlinearity (V <sub>DD</sub> = 15 V) | Temperature Range | Package Description | Package Option |
|-----------------|---------------------------------------|-------------------|---------------------|----------------|
| AD7524SR-EP     | ±0.5 LSB                              | −55°C to +125°C   | 16-Lead SOIC_N      | R-16           |
| AD7524SR-EP-RL7 | ±0.5 LSB                              | −55°C to +125°C   | 16-Lead SOIC_N      | R-16           |

AD7524-EP Enhanced Product

**NOTES**