## General Description

The MAX12558 is a dual, 3.3 V , 14-bit analog-to-digital converter (ADC) featuring fully differential wideband track-and-hold (T/H) inputs, driving internal quantizers. The MAX12558 is optimized for low power, small size, and high dynamic performance in intermediate frequency (IF) and baseband sampling applications. This dual ADC operates from a single 3.3 V supply, consuming only 756 mW while delivering a typical 71.7 dB signal-tonoise ratio (SNR) performance at a 175 MHz input frequency. The T/H input stages accept single-ended or differential inputs up to 400 MHz . In addition to low operating power, the MAX12558 features a $330 \mu \mathrm{~W}$ powerdown mode to conserve power during idle periods.
A flexible reference structure allows the MAX12558 to use the internal 2.048 V bandgap reference or accept an externally applied reference and allows the reference to be shared between the two ADCs. The reference structure allows the full-scale analog input range to be adjusted from $\pm 0.35 \mathrm{~V}$ to $\pm 1.15 \mathrm{~V}$. The MAX12558 provides a common-mode reference to simplify design and reduce external component count in differential analog input circuits.
The MAX12558 supports either a single-ended or differential input clock. User-selectable divide-by-two (DIV2) and divide-by-four (DIV4) modes allow for design flexibility and help to reduce the negative effects of clock jitter. Wide variations in the clock duty cycle are compensated with the ADC's internal duty-cycle equalizer (DCE).
The MAX12558 features two parallel, 14-bit-wide, CMOS-compatible outputs. The digital output format is pin-selectable to be either two's complement or Gray code. A separate power-supply input for the digital outputs accepts a 1.7 V to 3.6 V voltage for flexible interfacing with various logic levels. The MAX12558 is available in a $10 \mathrm{~mm} \times 10 \mathrm{~mm} \times 0.8 \mathrm{~mm}, 68$-pin thin QFN package with exposed paddle (EP), and is specified for the extended $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ temperature range.
For a 12-bit, pin-compatible version of this ADC, refer to the MAX12528 data sheet. See the Selector Guide for more selections.

## Applications

IF and Baseband Communication Receivers Cellular, LMDS, Point-to-Point Microwave, MMDS, HFC, WLAN
I/Q Receivers
Ultrasound and Medical Imaging
Portable Instrumentation
Digital Set-Top Boxes
Low-Power Data Acquisition

Features

- Direct IF Sampling Up to 400MHz
- Excellent Dynamic Performance
$74.4 \mathrm{~dB} / 71.7 \mathrm{~dB}$ SNR at $\mathrm{f} \mathrm{N}=70 \mathrm{MHz} / 175 \mathrm{MHz}$
$84.2 \mathrm{dBc} / 79 \mathrm{dBc}$ SFDR at $\mathrm{fIN}=70 \mathrm{MHz} / 175 \mathrm{MHz}$
- 3.3V Low-Power Operation

789mW (Differential Clock Mode)
756 mW (Single-Ended Clock Mode)

- Fully Differential or Single-Ended Analog Input
- Adjustable Differential Analog Input Voltage
- 750MHz Input Bandwidth
- Adjustable, Internal or External, Shared Reference
- Differential or Single-Ended Clock
- Accepts 25\% to 75\% Clock Duty Cycle
- User-Selectable DIV2 and DIV4 Clock Modes
- Power-Down Mode
- CMOS Outputs in Two's Complement or Gray Code
- Out-of-Range and Data-Valid Indicators
- Small, 68-Pin Thin QFN Package ( $10 \mathrm{~mm} \times 10 \mathrm{~mm} \times 0.8 \mathrm{~mm}$ )
- 12-Bit, Pin-Compatible Version Available (MAX12528)
- Evaluation Kit Available (Order MAX12558EVKIT)

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE | PKG <br> CODE |
| :--- | :--- | :--- | :---: |
| MAX12558ETK | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 68 Thin QFN-EP* | T6800-2 |
| MAX12558ETK+ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 68 Thin QFN-EP* | T6800-2 |

*EP = Exposed paddle.
+Denotes lead-free package.

Selector Guide

| PART | SAMPLING RATE <br> (Msps) | RESOLUTION <br> (Bits) |
| :--- | :---: | :---: |
| MAX12559** | 95 | 14 |
| MAX12558 | 80 | 14 |
| MAX12557 | 65 | 14 |
| MAX12529** | 95 | 12 |
| MAX12528 | 80 | 12 |
| MAX12527 | 65 | 12 |

**Future product-contact factory for availability

Pin Configuration appears at end of data sheet.

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## ABSOLUTE MAXIMUM RATINGS

|  |  |
| :---: | :---: |
| OVDD to GND............-0.3V to the lower of (VDD +0.3 V ) and +3.6 V |  |
| INAP, INAN to GND ...-0.3V to the lower of ( $\mathrm{V} D \mathrm{DD}+0.3 \mathrm{~V}$ ) and +3.6 V INBP, INBN to GND ...-0.3V to the lower of (VD +0.3 V ) and +3.6 V |  |
|  |  |
| CLKP, CLKN to |  |
| REFIN, REFOUT to GND |  |
| REFAP, REFAN |  |
| EFBP, REFB COMB to |  |

DIFFCLK//SECLK, G厅, PD, SHREF, DIV2,
DIV4 to GND .........-0.3V to the lower of ( $V_{D D}+0.3 \mathrm{~V}$ ) and +3.6 V D0A-D13A, D0B-D13B, DAV,

DORA, DORB to GND.............................-0.3V to (OVDD +0.3 V )
Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ )
68 -Pin Thin QFN, $10 \mathrm{~mm} \times 10 \mathrm{~mm} \times 0.8 \mathrm{~mm}$
(derate $70 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ )
.4000 mW
Operating Temperature Range
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature ........................................................ $+150^{\circ} \mathrm{C}$
Storage Temperature Range ................................ $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering 10s)..................................... $+300^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{~F}=2.0 \mathrm{~V}, \mathrm{GND}=0, \operatorname{REFIN}=\right.$ REFOUT (internal reference), $\mathrm{CL}_{\mathrm{L}} \approx 10 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V_{D D}, P D=G N D, S H R E F=G N D$, DIV2 $=G N D$, DIV4 $=G N D, G / T=G N D, f C L K=80 M H z(50 \%$ duty cycle $), T_{A}=$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY |  |  |  |  |  |  |
| Resolution |  |  | 14 |  |  | Bits |
| Integral Nonlinearity | INL | $\mathrm{fin}=3 \mathrm{MHz}$ |  | $\pm 1.4$ |  | LSB |
| Differential Nonlinearity | DNL | $\mathrm{f} / \mathrm{N}=3 \mathrm{MHz}$, no missing codes over temperature (Note 2) | -1.0 | $\pm 0.6$ | +1.2 | LSB |
| Offset Error |  |  |  | $\pm 0.1$ | $\pm 0.7$ | \%FSR |
| Gain Error |  | External reference, $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V}$ |  | $\pm 0.1$ | $\pm 4.6$ | \%FSR |
| ANALOG INPUT (INAP, INAN, INBP, INBN) |  |  |  |  |  |  |
| Differential Input Voltage Range | $V_{\text {DIFF }}$ | Differential or single-ended inputs |  | $\pm 1.024$ |  | V |
| Common-Mode Input Voltage |  |  |  | VDD $/ 2$ |  | V |
| Analog Input Resistance | RIN | Each input, Figure 3 |  | 2.8 |  | $\mathrm{k} \Omega$ |
| Analog Input Capacitance | CPar | Fixed capacitance to ground, each input, Figure 3 |  | 2 |  | pF |
|  | Csample | Switched capacitance, each input, Figure 3 |  | 4.5 |  |  |
| CONVERSION RATE |  |  |  |  |  |  |
| Maximum Clock Frequency | fCLK |  | 80 |  |  | MHz |
| Minimum Clock Frequency |  |  |  |  | 5 | MHz |
| Data Latency |  | Figure 5 |  | 8 |  | Clock Cycles |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Small-Signal Noise Floor | SSNF | Input at -35dBFS | 75.4 | 76.8 |  | dBFS |
| Signal-to-Noise Ratio | SNR | $\mathrm{fin}=3 \mathrm{MHz}$ | 72.7 | 75.2 |  | dB |
|  |  | $\mathrm{fin}=40 \mathrm{MHz}$ |  | 74.7 |  |  |
|  |  | $\mathrm{f} \mathrm{N}=70 \mathrm{MHz}$ |  | 74.4 |  |  |
|  |  | $\mathrm{fIN}=175 \mathrm{MHz}$ | 69.9 | 71.7 |  |  |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{D}=2.0 \mathrm{~V}, \mathrm{GND}=0\right.$, REFIN $=$ REFOUT (internal reference), $\mathrm{C}_{\mathrm{L}} \approx 10 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V D D, P D=G N D, S H R E F=G N D, ~ D I V 2=G N D, ~ D I V 4=G N D, G / T=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $\mathrm{T}_{\mathrm{A}}=$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-Noise Plus Distortion | SINAD | $\mathrm{fin}^{\mathrm{I}}=3 \mathrm{MHz}$ | 71.1 | 74.8 |  | dB |
|  |  | $\mathrm{fIN}=40 \mathrm{MHz}$ |  | 73.5 |  |  |
|  |  | $\mathrm{f}_{\mathrm{IN}}=70 \mathrm{MHz}$ |  | 73.7 |  |  |
|  |  | $\mathrm{fIN}=175 \mathrm{MHz}$ | 68.6 | 70.6 |  |  |
| Spurious-Free Dynamic Range | SFDR | $\mathrm{fIN}=3 \mathrm{MHz}$ | 73.8 | 86.9 |  | dBc |
|  |  | $\mathrm{fIN}=40 \mathrm{MHz}$ |  | 81.9 |  |  |
|  |  | $\mathrm{fIN}=70 \mathrm{MHz}$ |  | 84.2 |  |  |
|  |  | $\mathrm{fin}^{\text {N }}$ = 175 MHz | 72.8 | 79 |  |  |
| Total Harmonic Distortion | THD | $\mathrm{fin}^{\text {I }}=3 \mathrm{MHz}$ |  | -85.3 | -72.9 | dBc |
|  |  | $\mathrm{fIN}=40 \mathrm{MHz}$ |  | -79.7 |  |  |
|  |  | $\mathrm{fIN}=70 \mathrm{MHz}$ |  | -81.7 |  |  |
|  |  | $\mathrm{fin}^{\mathrm{N}}=175 \mathrm{MHz}$ |  | -77.1 | -71.3 |  |
| Second Harmonic | HD2 | $\mathrm{fin}=3 \mathrm{MHz}$ |  | -87.3 |  | dBc |
|  |  | $\mathrm{fIN}=40 \mathrm{MHz}$ |  | -84.8 |  |  |
|  |  | $\mathrm{fIN}=70 \mathrm{MHz}$ |  | -86.7 |  |  |
|  |  | $\mathrm{fiN}=175 \mathrm{MHz}$ |  | -79.9 |  |  |
| Third Harmonic | HD3 | $\mathrm{fiN}=3 \mathrm{MHz}$ |  | -91.4 |  | dBc |
|  |  | $\mathrm{fIN}=40 \mathrm{MHz}$ |  | -81.9 |  |  |
|  |  | $\mathrm{fIN}=70 \mathrm{MHz}$ |  | -84.3 |  |  |
|  |  | $\mathrm{fin}^{\text {I }}$ = 175 MHz |  | -81.3 |  |  |
| 3rd-Order Intermodulation <br> Distortion | IM3 | $\mathrm{fin}_{\mathrm{N} 1}=68.5 \mathrm{MHz}$ at -7 dBFS <br> $\mathrm{f} / \mathrm{N} 2=71.5 \mathrm{MHz}$ at -7 dBFS |  | -86.5 |  | dBc |
|  |  | $\mathrm{fin}_{\mathrm{I} 1}=172.5 \mathrm{MHz}$ at -7 dBFS <br> $\mathrm{fIN} 2=177.5 \mathrm{MHz}$ at -7 dBFS |  | -87.1 |  |  |
| Full-Power Bandwidth | FPBW | Input at -0.2dBFS, -3dB rolloff |  | 750 |  | MHz |
| Aperture Delay | $\mathrm{t}_{\text {AD }}$ | Figure 5 |  | 1.2 |  | ns |
| Aperture Jitter | $t_{\text {AJ }}$ |  |  | < 0.1 |  | pSRMS |
| Output Noise | nout | $\begin{aligned} & \text { INAP }=\operatorname{INAN}=\mathrm{COMA} \\ & \text { INBP }=\operatorname{INBN}=\mathrm{COMB} \end{aligned}$ |  | 0.91 |  | LSBRMS |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{D}=2.0 \mathrm{~V}, \mathrm{GND}=0, \mathrm{REFIN}=$ REFOUT (internal reference), $\mathrm{CL}^{2} \approx 10 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=$ OVDD, PD $=$ GND, SHREF $=$ GND, DIV2 $=$ GND, DIV4 $=$ GND, G/T $=$ GND, fCLK $=80 \mathrm{MHz}(50 \%$ duty cycle $), \mathrm{T}_{\mathrm{A}}=$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Overdrive Recovery Time |  | $\pm 10 \%$ beyond full scale |  | 1 |  | Clock Cycle |
| INTERCHANNEL CHARACTERISTICS |  |  |  |  |  |  |
| Crosstalk Rejection |  | finA or finB $=70 \mathrm{MHz}$ at -1 dBFS |  | 95 |  | dB |
|  |  | finA or finB $=175 \mathrm{MHz}$ at -1 dBFS |  | 87 |  |  |
| Gain Matching |  |  |  | $\pm 0.01$ | $\pm 0.1$ | dB |
| Offset Matching |  |  |  | $\pm 0.01$ |  | \%FSR |
| INTERNAL REFERENCE (REFOUT) |  |  |  |  |  |  |
| REFOUT Output Voltage | VREFOUT |  | 2.000 | 2.048 | 2.080 | V |
| REFOUT Load Regulation |  | $-1 \mathrm{~mA}<$ I REFOUT $^{\text {< }}+1 \mathrm{~mA}$ |  | 35 |  | $\mathrm{mV} / \mathrm{mA}$ |
| REFOUT Temperature Coefficient | TCREF |  |  | $\pm 50$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| REFOUT Short-Circuit Current |  | Short to V ${ }_{\text {DD }}$-sinking |  | 0.24 |  | mA |
|  |  | Short to GND-sourcing |  | 2.1 |  |  |

BUFFERED REFERENCE MODE (REFIN is driven by REFOUT or an external 2.048 V single-ended reference source; $\mathrm{V}_{\text {REFAP }} / \mathrm{V}_{\text {REFAN }} / \mathrm{V}_{\text {COMA }}$ and $\mathrm{V}_{\text {REFBP }} / \mathrm{V}_{\text {REFBN }} / \mathrm{V}_{\text {COMB }}$ are generated internally)

| REFIN Input Voltage | $V_{\text {REFIN }}$ |  | 2.048 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REFIN Input Resistance | RREFIN |  | > 50 |  |  | $\mathrm{M} \Omega$ |
| COM_ Output Voltage | VCOMA <br> VComb | $\mathrm{V}_{\text {COM }}=\mathrm{V}_{\mathrm{DD}} / 2$ | 1.60 | 1.65 | 1.70 | V |
| REF_P Output Voltage | $V_{\text {REFAP }}$ VREFBP | $V_{\text {REF_P }}=\mathrm{V}_{\text {DD }} / 2+\left(\mathrm{V}_{\text {REFIN }} \times 3 / 8\right)$ | 2.418 |  |  | V |
| REF_N Output Voltage | VREFAN <br> VREFBN | VREF_N $=$ VDD $/ 2-\left(V_{\text {REFIN }} \times 3 / 8\right)$ | 0.882 |  |  | V |
| Differential Reference Voltage | $V_{\text {REFA }}$ <br> VREFB | $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\text {REF_P }}-\mathrm{V}_{\text {REF_N }}$ | 1.456 | 1.536 | 1.595 | V |
| Differential Reference Temperature Coefficient | TCref |  |  | $\pm 25$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| UNBUFFERED EXTERNAL REFERENCE (REFIN = GND, VREFAP/VREFAN/VCOMA and $V_{\text {REFBP }} / V_{\text {REFBN }} / V_{\text {comb }}$ are applied externally, $\mathrm{V}_{\text {COMA }}=\mathrm{V}_{\text {COMB }}=\mathrm{V}_{\mathrm{DD}} / 2$ ) |  |  |  |  |  |  |
| REF_P Input Voltage | $V_{\text {REFAP }}$ <br> VREFBP | VREF_P - VCOM_ |  | +0.768 |  | V |
| REF_N Input Voltage | $V_{\text {REFAN }}$ <br> VREFBN | VREF_N - VCOM_ |  | -0.768 |  | V |
| COM_ Input Voltage | $\mathrm{V}_{\text {COM }}$ | $\mathrm{V}_{\text {COM }}=\mathrm{V}_{\mathrm{DD}} / 2$ |  | 1.65 |  | V |
| Differential Reference Voltage | VREFA Vrefb | $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\text {REF_P }}-\mathrm{V}_{\text {REF_N }}=\mathrm{V}_{\text {REFIN }} \times 3 / 4$ |  | 1.536 |  | V |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{DD}=2.0 \mathrm{~V}, \mathrm{GND}=0\right.$, REFIN $=$ REFOUT (internal reference), $\mathrm{C}_{\mathrm{L}} \approx 10 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V D D, P D=G N D, S H R E F=G N D, ~ D I V 2=G N D, ~ D I V 4=G N D, G / T=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $\mathrm{T}_{\mathrm{A}}=$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REF_P Sink Current | IREFAP IREFBP | $V_{\text {REF_P }}=2.418 \mathrm{~V}$ |  | 1.2 |  | mA |
| REF_N Source Current | IREFAN IREFBN | $V_{\text {REF_N }}=0.882 \mathrm{~V}$ |  | 0.85 |  | mA |
| COM_ Sink Current | $\begin{aligned} & \text { ICOMA } \\ & \text { ICOMB } \end{aligned}$ | $\mathrm{V}_{\text {COM }}=1.65 \mathrm{~V}$ |  | 0.85 |  | mA |
| REF_P, REF_N Capacitance | Cref_p, Cref_n |  |  | 13 |  | pF |
| COM_ Capacitance | CCOM_ |  |  | 6 |  | pF |
| CLOCK INPUTS (CLKP, CLKN) |  |  |  |  |  |  |
| Single-Ended Input High Threshold | $\mathrm{V}_{\mathrm{IH}}$ | DIFFCLK/ $/ \overline{\text { ECLK }}=$ GND, CLKN $=$ GND | $\begin{aligned} & \hline 0.8 x \\ & V_{D D} \\ & \hline \end{aligned}$ |  |  | V |
| Single-Ended Input Low Threshold | VIL | DIFFCLK/ $/ \overline{\text { ECLK }}=$ GND, CLKN $=$ GND |  |  | $\begin{aligned} & \hline 0.2 \times \\ & V_{D D} \\ & \hline \end{aligned}$ | V |
| Minimum Differential Clock Input Voltage Swing |  | DIFFCLK/ $\overline{\text { SECLK }}=O V_{\text {DD }}$ |  | 0.2 |  | $V_{P-P}$ |
| Differential Input Common-Mode Voltage |  | DIFFCLK/ $\overline{\text { SECLK }}=$ OVDD |  | VDD/2 |  | V |
| CLKP, CLKN Input Resistance | RCLK | Each input, Figure 4 |  | 5 |  | k $\Omega$ |
| CLKP, CLKN Input Capacitance | CCLK |  |  | 2 |  | pF |
| DIGITAL INPUTS (DIFFCLK/SECLK, G/T, PD, DIV2, DIV4, SHREF) |  |  |  |  |  |  |
| Input High Threshold | $\mathrm{V}_{\mathrm{IH}}$ |  | $\begin{aligned} & \hline 0.8 \times \\ & \text { OVDD } \\ & \hline \end{aligned}$ |  |  | V |
| Input Low Threshold | VIL |  |  |  | $\begin{aligned} & \hline 0.2 \times \\ & \text { OVDD } \\ & \hline \end{aligned}$ | V |
| Input Leakage Current |  | OV ${ }_{\text {DD }}$ applied to input |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
|  |  | Input connected to ground |  |  | $\pm 5$ |  |
| Digital Input Capacitance | CDIN |  |  | 5 |  | pF |
| DIGITAL OUTPUTS (D0A-D13A, D0B-D13B, DORA, DORB, DAV) |  |  |  |  |  |  |
| Output-Voltage Low | VoL | DOA-D13A, DOB-D13B, DORA, DORB: $\text { ISINK }=200 \mu \mathrm{~A}$ |  |  | 0.2 | V |
|  |  | DAV: $\mathrm{ISINK}=600 \mu \mathrm{~A}$ |  |  | 0.2 |  |
| Output-Voltage High | VOH | D0A-D13A, D0B-D13B, DORA, DORB: ISOURCE $=200 \mu \mathrm{~A}$ | $\begin{gathered} \text { OVDD - } \\ 0.2 \end{gathered}$ |  |  | V |
|  |  | DAV: ISOURCE $=600 \mu \mathrm{~A}$ | $\begin{gathered} \text { OVDD - } \\ 0.2 \end{gathered}$ |  |  |  |
| Tri-State Leakage Current (Note 3) | ILEAK | OV ${ }_{\text {DD }}$ applied to input |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
|  |  | Input connected to ground |  |  | $\pm 5$ |  |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{D}=2.0 \mathrm{~V}, \mathrm{GND}=0, \mathrm{REFIN}=$ REFOUT (internal reference), $\mathrm{CL}^{2} \approx 10 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=$ OVDD, PD $=$ GND, SHREF $=$ GND, DIV2 $=$ GND, DIV4 $=$ GND, G/T $=$ GND, fCLK $=80 \mathrm{MHz}(50 \%$ duty cycle $), \mathrm{T}_{\mathrm{A}}=$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D0A-D13A, DORA, <br> D0B-D13B, and DORB Tri-State <br> Output Capacitance (Note 3) | Cout |  |  | 3 |  | pF |
| DAV Tri-State Output Capacitance (Note 3) | CDav |  |  | 6 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| Analog Supply Voltage | $V_{D D}$ |  | 3.15 | 3.30 | 3.60 | V |
| Digital Output Supply Voltage | OVDD |  | 1.70 | 2.0 | VDD | V |
| Analog Supply Current | IVDD | Normal operating mode $\mathrm{f} / \mathrm{N}=175 \mathrm{MHz}$ single-ended clock (DIFFCLK/SECLK $=$ GND) |  | 229 |  | mA |
|  |  | Normal operating mode <br> $\mathrm{f} / \mathrm{N}=175 \mathrm{MHz}$ <br> differential clock <br> (DIFFCLK/ $\overline{\text { SECLK }}=$ OVDD) |  | 239 | 273 |  |
|  |  | Power-down mode (PD = OVDD) clock idle |  | 0.1 |  |  |
| Analog Power Dissipation | Pvdd | Normal operating mode $\mathrm{f} / \mathrm{N}=175 \mathrm{MHz}$ single-ended clock (DIFFCLK/SECLK $=$ GND) |  | 756 |  | mW |
|  |  | Normal operating mode $\mathrm{fiN}=175 \mathrm{MHz}$ <br> differential clock <br> (DIFFCLK/SECLK $\left.=O V_{D D}\right)$ |  | 789 | 900 |  |
|  |  | Power-down mode (PD = OVDD) clock idle |  | 0.33 |  |  |
| Digital Output Supply Current | IovDd | Normal operating mode $\mathrm{f}_{\mathrm{IN}}=175 \mathrm{MHz}, \mathrm{CL}_{\mathrm{L}} \approx 10 \mathrm{pF}$ |  | 22.6 |  | mA |
|  |  | Power-down mode (PD = OVDD) clock idle |  | 0.004 |  |  |

$\qquad$

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{D}=2.0 \mathrm{~V}, \mathrm{GND}=0, \mathrm{REFIN}=$ REFOUT (internal reference), $\mathrm{CL}^{2} \approx 10 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=$ OVDD, PD $=$ GND, SHREF $=$ GND, DIV2 $=$ GND, DIV4 $=G N D, G / T=G N D, f C L K=80 \mathrm{MHz}(50 \%$ duty cycle $), T_{A}=$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING CHARACTERISTICS (Figure 5) |  |  |  |  |  |  |
| Clock Pulse-Width High | ${ }_{\text {t }}$ |  |  | 6.2 |  | ns |
| Clock Pulse-Width Low | tCL |  |  | 6.2 |  | ns |
| Data-Valid Delay | tDAV | (Note 4) |  | 5.8 |  | ns |
| Data Setup Time Before Rising Edge of DAV | tSETUP | $($ Notes 4, 5), OVDD $=1.8 \mathrm{~V}$ | 5.5 |  |  | ns |
| Data Hold Time After Rising Edge of DAV | thold | (Notes 4, 5), OVDD $=1.8 \mathrm{~V}$ | 5.5 |  |  | ns |
| Wake-Up Time from Power-Down | twake | $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V}$ |  | 10 |  | ms |

Note 1: Specifications $\geq+25^{\circ} \mathrm{C}$ guaranteed by production test, $<+25^{\circ} \mathrm{C}$ guaranteed by design and characterization.
Note 2: Guaranteed by design and characterization. Device tested for performance during production test.
Note 3: During power-down, D0A-D13A, D0B-D13B, DORA, DORB, and DAV are high impedance.
Note 4: Data outputs settle to $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$.
Note 5: Guaranteed by design and characterization.
Typical Operating Characteristics
( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, O V_{D D}=2.0 \mathrm{~V}, G N D=0, R E F I N=$ REFOUT (internal reference), $C_{L} \approx 5 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V D D, P D=G N D, G / \bar{T}=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## Dual, 80Msps, 14-Bit, IF/Baseband ADC

$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV}_{\mathrm{DD}}=2.0 \mathrm{~V}, G N D=0, \mathrm{REFIN}=\right.$ REFOUT (internal reference), $\mathrm{CL}_{\mathrm{L}} \approx 5 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{I N}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V_{D D}, P D=G N D, G / T=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. )


## Dual, 80Msps, 14-Bit, IF/Baseband ADC

Typical Operating Characteristics (continued)
$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV} D \mathrm{DD}=2.0 \mathrm{~V}, G N D=0, R E F I N=\right.$ REFOUT (internal reference), $C_{L} \approx 5 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V_{D D}, P D=G N D, G \bar{T}=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## Dual, 80Msps, 14-Bit, IF/Baseband ADC

( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OV}_{\mathrm{DD}}=2.0 \mathrm{~V}, G N D=0, R E F I N=$ REFOUT (internal reference), $C_{L} \approx 5 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{I N}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/SECLK $=O V_{D D}, P D=G N D, G / \bar{T}=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $T_{A}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


SNR, SINAD vs. DIGITAL SUPPLY VOLTAGE (fCLK $=80 \mathrm{MHz}, \mathrm{fin}_{\mathrm{I}}=\mathbf{1 7 5 M H z}$ )


PDISS (DIGITAL), IOVDD vs. DIGITAL SUPPLY VOLTAGE (fCLK $=80 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN}}=\mathbf{1 7 5 M H z}$ )


SNR, SINAD vs. DIGITAL SUPPLY VOLTAGE (fcLK $=80 \mathrm{MHz}, \mathrm{f} \mathrm{f}=\mathbf{7 0 M H z}$ )

-THD, SFDR vs. DIGITAL SUPPLY VOLTAGE ( $\mathrm{f} \mathrm{CLK}=\mathbf{8 0 M H z}, \mathrm{f}_{\mathrm{I}}=\mathbf{1 7 5 M H z}$ )


SNR, SINAD vs. CLOCK DUTY CYCLE ( $\mathrm{I}_{\mathrm{IN}}=70 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ )

-THD, SFDR vs. DIGITAL SUPPLY VOLTAGE (fCLK $=80 \mathrm{MHz}, \mathbf{f} \mathbf{f}=\mathbf{7 0 M H z}$ )


Pdiss (ANALOG), Ivdd vs. ANALOG SUPPLY VOLTAGE

-THD, SFDR vs. CLOCK DUTY CYCLE ( $\mathrm{f}_{\mathrm{IN}}=70 \mathrm{MHz}, \mathrm{A}_{\mathrm{IN}}=-1 \mathrm{dBFS}$ )


## Dual, 80Msps, 14-Bit, IF/Baseband ADC

## Typical Operating Characteristics (continued)

( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{OV}_{\mathrm{DD}}=2.0 \mathrm{~V}, G N D=0, R E F I N=$ REFOUT (internal reference), $C_{L} \approx 5 \mathrm{pF}$ at digital outputs, $\mathrm{V}_{I N}=-1 \mathrm{dBFS}$ (differential), DIFFCLK/ $\overline{S E C L K}=O V_{D D}, P D=G N D, G \bar{T}=G N D, f C L K=80 M H z\left(50 \%\right.$ duty cycle), $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)





## Dual, 80Msps, 14-Bit, IF/Baseband ADC

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| $\begin{gathered} 1,4,5,9 \\ 13,14,17 \end{gathered}$ | GND | Converter Ground. Connect all ground pins and the exposed paddle (EP) together. |
| 2 | INAP | Channel A Positive Analog Input |
| 3 | INAN | Channel A Negative Analog Input |
| 6 | COMA | Channel A Common-Mode Voltage I/O. Bypass COMA to GND with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 7 | REFAP | Channel A Positive Reference I/O. Channel A conversion range is $\pm 2 / 3 \times\left(V_{\text {REFAP }}-V_{\text {REFAN }}\right)$. Bypass REFAP with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Connect a $4.7 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ bypass capacitor between REFAP and REFAN. Place the $0.1 \mu$ F REFAP-to-REFAN capacitor as close to the device as possible on the same side of the PC board. |
| 8 | REFAN | Channel A Negative Reference I/O. Channel A conversion range is $\pm 2 / 3 \times\left(V_{\text {REFAP }}-V_{\text {REFAN }}\right)$. Bypass REFAN with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Connect a $4.7 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ bypass capacitor between REFAP and REFAN. Place the $0.1 \mu$ F REFAP-to-REFAN capacitor as close to the device as possible on the same side of the PC board. |
| 10 | REFBN | Channel B Negative Reference I/O. Channel B conversion range is $\pm 2 / 3 \times\left(V_{\text {REFBP }}-V_{\text {REFBN }}\right)$. Bypass REFBN with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Connect a $4.7 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ bypass capacitor between REFBP and REFBN. Place the $0.1 \mu$ F REFBP-to-REFBN capacitor as close to the device as possible on the same side of the PC board. |
| 11 | REFBP | Channel B Positive Reference I/O. Channel B conversion range is $\pm 2 / 3 \times\left(V_{\text {REFBP }}-V_{\text {REFBN }}\right)$. Bypass REFBP with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Connect a $4.7 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ bypass capacitor between REFBP and REFBN. Place the $0.1 \mu$ F REFBP-to-REFBN capacitor as close to the device as possible on the same side of the PC board. |
| 12 | COMB | Channel B Common-Mode Voltage I/O. Bypass COMB to GND with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 15 | INBN | Channel B Negative Analog Input |
| 16 | INBP | Channel B Positive Analog Input |
| 18 | $\frac{\text { DIFFCLK/ }}{\text { SECLK }}$ | Differential/Single-Ended Input Clock Drive. This input selects between single-ended or differential clock input drives. <br> DIFFCLK/SECLK $=$ GND: Selects single-ended clock input drive. <br> DIFFCLK/ $\overline{\text { SECLK }}=$ OVDD: Selects differential clock input drive. |
| 19 | CLKN | Negative Clock Input. In differential clock input mode (DIFFCLK/SECLK = OVDD), connect a differential clock signal between CLKP and CLKN. In single-ended clock mode (DIFFCLK/SECLK $=$ GND), apply the clock signal to CLKP and connect CLKN to GND. |
| 20 | CLKP | Positive Clock Input. In differential clock input mode (DIFFCLK/SECLK $=$ OVDD), connect a differential clock signal between CLKP and CLKN. In single-ended clock mode (DIFFCLK/SECLK $=$ GND), apply the single-ended clock signal to CLKP and connect CLKN to GND. |
| 21 | DIV2 | Divide-by-Two Clock-Divider Digital Control Input. See Table 2 for details. |
| 22 | DIV4 | Divide-by-Four Clock-Divider Digital Control Input. See Table 2 for details. |
| $\begin{gathered} 23-26,61, \\ 62,63 \end{gathered}$ | VDD | Analog Power Input. Connect $\mathrm{V}_{\mathrm{DD}}$ to a 3.15 V to 3.60 V power supply. Bypass $\mathrm{V}_{\mathrm{DD}}$ to $G N D$ with a parallel capacitor combination of $\geq 10 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$. Connect all $\mathrm{V}_{\mathrm{DD}}$ pins to the same potential. |
| 27, 43, 60 | OV ${ }_{\text {DD }}$ | Output-Driver Power Input. Connect OV $\operatorname{DD}$ to a 1.7 V to $V_{D D}$ power supply. Bypass OVDD to GND with a parallel capacitor combination of $\geq 10 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$. |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 28 | DOB | Channel B CMOS Digital Output, Bit 0 (LSB) |
| 29 | D1B | Channel B CMOS Digital Output, Bit 1 |
| 30 | D2B | Channel B CMOS Digital Output, Bit 2 |
| 31 | D3B | Channel B CMOS Digital Output, Bit 3 |
| 32 | D4B | Channel B CMOS Digital Output, Bit 4 |
| 33 | D5B | Channel B CMOS Digital Output, Bit 5 |
| 34 | D6B | Channel B CMOS Digital Output, Bit 6 |
| 35 | D7B | Channel B CMOS Digital Output, Bit 7 |
| 36 | D8B | Channel B CMOS Digital Output, Bit 8 |
| 37 | D9B | Channel B CMOS Digital Output, Bit 9 |
| 38 | D10B | Channel B CMOS Digital Output, Bit 10 |
| 39 | D11B | Channel B CMOS Digital Output, Bit 11 |
| 40 | D12B | Channel B CMOS Digital Output, Bit 12 |
| 41 | D13B | Channel B CMOS Digital Output, Bit 13 (MSB) |
| 42 | DORB | Channel B Data Out-of-Range Indicator. The DORB digital output indicates when the channel B analog input voltage is out of range. <br> DORB = 1: Digital outputs exceed full-scale range. <br> DORB $=0$ : Digital outputs are within full-scale range. |
| 44 | DAV | Data-Valid Digital Output. The rising edge of DAV indicates that data is present on the digital outputs. The MAX12558 evaluation kit utilizes DAV to latch data into any external back-end digital logic. |
| 45 | DOA | Channel A CMOS Digital Output, Bit 0 (LSB) |
| 46 | D1A | Channel A CMOS Digital Output, Bit 1 |
| 47 | D2A | Channel A CMOS Digital Output, Bit 2 |
| 48 | D3A | Channel A CMOS Digital Output, Bit 3 |
| 49 | D4A | Channel A CMOS Digital Output, Bit 4 |
| 50 | D5A | Channel A CMOS Digital Output, Bit 5 |
| 51 | D6A | Channel A CMOS Digital Output, Bit 6 |
| 52 | D7A | Channel A CMOS Digital Output, Bit 7 |
| 53 | D8A | Channel A CMOS Digital Output, Bit 8 |
| 54 | D9A | Channel A CMOS Digital Output, Bit 9 |
| 55 | D10A | Channel A CMOS Digital Output, Bit 10 |
| 56 | D11A | Channel A CMOS Digital Output, Bit 11 |
| 57 | D12A | Channel A CMOS Digital Output, Bit 12 |
| 58 | D13A | Channel A CMOS Digital Output, Bit 13 (MSB) |
| 59 | DORA | Channel A Data Out-of-Range Indicator. The DORA digital output indicates when the channel A analog input voltage is out of range. <br> DORA = 1: Digital outputs exceed full-scale range. <br> DORA = 0: Digital outputs are within full-scale range. |
| 64 | $\mathrm{G} / \bar{T}$ | Output Format Select Digital Input. <br> $\mathrm{G} / \overline{\mathrm{T}}=\mathrm{GND}$ : Two's-complement output format selected. <br> $\mathrm{G} / \overline{\mathrm{T}}=\mathrm{OV}$ DD: Gray-code output format selected. |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 65 | PD | Power-Down Digital Input. <br> PD = GND: ADCs are fully operational. <br> $P D=O V_{D D}: A D C s$ are powered down. |
| 66 | SHREF | Shared Reference Digital Input. <br> SHREF = VDD: Shared reference enabled. <br> SHREF = GND: Shared reference disabled. <br> When sharing the reference, externally connect REFAP and REFBP together to ensure that $\mathrm{V}_{\text {REFAP }}=$ $V_{\text {REFBP. Similarly, when sharing the reference, externally connect REFAN to REFBN together to ensure }}$ that $\mathrm{V}_{\text {REFAN }}=\mathrm{V}_{\text {REFBN }}$. |
| 67 | REFOUT | Internal Reference Voltage Output. The REFOUT output voltage is 2.048 V and REFOUT can deliver 1 mA . For internal reference operation, connect REFOUT directly to REFIN or use a resistive divider from REFOUT to set the voltage at REFIN. Bypass REFOUT to GND with a $\geq 0.1 \boldsymbol{\mu}$ capacitor. <br> For external reference operation, REFOUT is not required and must be bypassed to GND with $\mathrm{a} \geq 0.1 \mu \mathrm{~F}$ capacitor. |
| 68 | REFIN | Single-Ended Reference Analog Input. For internal reference and buffered external reference operation, apply a 0.7 V to 2.3 V DC reference voltage to REFIN. Bypass REFIN to GND with a $4.7 \mu \mathrm{~F}$ capacitor. Within its specified operating voltage, REFIN has a $>50 \mathrm{M} \Omega$ input impedance, and the differential reference voltage (VREF_P - VREF_N) is generated from REFIN. For unbuffered external reference operation, connect REFIN to GND. In this mode, REF_P, REF_N, and COM_ are high-impedance inputs that accept the external reference voltages. |
| - | EP | Exposed Paddle. EP is internally connected to GND. Externally connect EP to GND to achieve the specified dynamic performance. |



Figure 1. Pipeline Architecture-Stage Blocks

## Detailed Description

The MAX12558 uses a 10-stage, fully differential, pipelined architecture (Figure 1) that allows for highspeed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half clock cycle. From input to output the total latency is 8 clock cycles.

Each pipeline converter stage converts its input voltage to a digital output code. At every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed on to the next pipeline stage. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. Figure 2 shows the MAX12558 functional diagram.

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



Figure 2. Functional Diagram

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



Figure 3. Internal T/H Circuit

## Analog Inputs and Input Track-and-Hold (T/H) Amplifier

Figure 3 displays a simplified functional diagram of the input T/H circuit. This input T/H circuit allows for high analog input frequencies (high IF) of 175 MHz and beyond and supports a VDD / 2 common-mode input voltage.
The MAX12558 sampling clock controls the switchedcapacitor input T/H architecture (Figure 3) allowing the analog input signals to be stored as charge on the sampling capacitors. These switches are closed (track mode) when the sampling clock is high and open (hold mode) when the sampling clock is low (Figure 4). The analog input signal source must be able to provide the dynamic currents necessary to charge and discharge the sampling capacitors. To avoid signal degradation, these capacitors must be charged to one-half LSB accuracy within one-half of a clock cycle. The analog input of the MAX12558 supports differential or singleended input drive. For optimum performance with differential inputs, balance the input impedance of IN_P and IN_N and set the common-mode voltage to midsupply (VDD / 2). The MAX12558 provides the optimum common-mode voltage of $\mathrm{V}_{\mathrm{DD}} / 2$ through the COM output when operating in internal reference mode and buffered external reference mode. This COM output voltage can be used to bias the input network as shown in Figures 9, 10, and 11.

Table 1. Reference Modes

| VREFIN | REFERENCE MODE |
| :---: | :---: |
| 35\% VREFOUT to $100 \%$ VREFOUT | Internal Reference Mode. REFIN is driven by REFOUT either through a direct short or a resistive divider. <br> $V_{C O M}=V_{D D} / 2$ <br> $V_{\text {REF_ }} P=V_{D D} / 2+3 / 8 \times V_{\text {REFIN }}$ <br> $V_{\text {REF_N }}=V_{\text {DD }} / 2-3 / 8 \times V_{\text {REFIN }}$ |
| 0.7 V to 2.3 V | Buffered External Reference Mode. An external 0.7 V to 2.3 V reference voltage is applied to REFIN. <br> $\mathrm{V}_{\text {COM }}=\mathrm{V}_{\mathrm{DD}} / 2$ <br> $V_{\text {REF_P }}=V_{D D} / 2+3 / 8 \times V_{\text {REFIN }}$ <br> $V_{\text {REF_N }}=V_{\text {DD }} / 2-3 / 8 \times V_{\text {REFIN }}$ |
| <0.5V | Unbuffered External Reference Mode. REF_P, REF_N, and COM_ are driven by external reference sources. The full-scale analog input range is $\pm\left(V_{\text {REF_P }}-V_{\text {REF_N }}\right) \times 2 / 3$. |

## Reference Output

An internal bandgap reference is the basis for all the internal voltages and bias currents used in the MAX12558. The power-down logic input (PD) enables and disables the reference circuit. REFOUT has approximately $17 \mathrm{k} \Omega$ to GND when the MAX12558 is powered down. The reference circuit requires 10 ms to power up and settle to its final value when power is first applied to the MAX12558 or when PD (power-down control line) transitions from high to low.
The internal bandgap reference produces a buffered reference voltage of $2.048 \mathrm{~V} \pm 1 \%$ at the REFOUT pin with a $\pm 50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient. Connect an external $\geq 0.1 \mu \mathrm{~F}$ bypass capacitor from REFOUT to GND for stability. REFOUT sources up to 1 mA and sinks up to 0.1 mA for external circuits with a $35 \mathrm{mV} / \mathrm{mA}$ load regulation. Short-circuit protection limits IREFOUT to a 2.1 mA source current when shorted to GND and a 0.24 mA sink current when shorted to VDD. Similar to REFOUT, REFIN should be bypassed with a $4.7 \mu \mathrm{~F}$ capacitor to GND.

## Reference Configurations

The MAX12558 full-scale analog input range is $\pm 2 / 3 \mathrm{x}$ $V_{\text {REF }}$ with a VDD / $2 \pm 0.5 \mathrm{~V}$ common-mode input range. $V_{\text {REF }}$ is the voltage difference between REFAP (REFBP) and REFAN (REFBN). The MAX12558 provides three modes of reference operation. Setting the voltage at REFIN (VREFIN) selects the reference operation mode (Table 1).

# Dual, 80Msps, 14-Bit, IF/Baseband ADC 

Connect REFOUT to REFIN either with a direct short or through a resistive divider for internal reference mode. COM_, REF_P, and REF_N are low-impedance outputs with $\mathrm{V}_{\text {COM }}=\mathrm{V}_{\mathrm{DD}} / 2$, $\mathrm{V}_{\text {REFP }}=\mathrm{V}_{\mathrm{DD}} / 2+3 / 8 \times \mathrm{V}_{\text {REFIN }}$, and Vref_N = VDD / $2-3 / 8 \times$ VRefin. Bypass REF_P, REF_N, and COM_ each with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Bypass REF_P to REF_N with a $10 \mu F$ capacitor. Bypass REFIN and REFOUT to GND with a $0.1 \mu \mathrm{~F}$ capacitor. The REFIN input impedance is very large ( $>50 \mathrm{M} \Omega$ ). When driving REFIN through a resistive divider, use resistances $\geq 10 \mathrm{k} \Omega$ to avoid loading REFOUT.
Buffered external reference mode is virtually identical to the internal reference mode except that the reference source is derived from an external reference and not the MAX12558's internal bandgap reference. In buffered external reference mode, apply a stable reference voltage source between 0.7 V to 2.3 V at REFIN. Pins COM_, REF_P, and REF_N are low-impedance outputs with $V_{C O M}=V_{D D} / 2, V_{R E F} P=V_{D D} / 2+3 / 8 \times V_{\text {REFIN }}$, and VREF_N = VDD / $2-3 / 8 \times$ VREFIN. Bypass REF_P, REF_N, and $\bar{C} O M$ _ each with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Bypass REF_P to REF_N with a $4.7 \mu \mathrm{~F}$ capacitor.
Connect REFIN to GND to enter unbuffered external reference mode. Connecting REFIN to GND deactivates the on-chip reference buffers for COM_, REF_P, and REF_N. With their buffers deactivated, COM_, REF_P, and REF_N become high-impedance inputs and must be driven with separate, external reference sources. Drive $V_{C O M}$ _ to VDD / $2 \pm 5 \%$, and drive REF_P and REF_N so VCOM_ = (VREF_P_ + VREF_N_) / 2. The analog input range is $\pm\left(\right.$ Vref_P_ $\left.^{-} V_{\text {REF_N }}\right) \times 2 / 3$. Bypass REF_P, REF_N, and COM_- each with a $0.1 \mu \mathrm{~F}$ capacitor to GND. Bypass REF_P to REF_N with a $4.7 \mu \mathrm{~F}$ capacitor.
For all reference modes, bypass REFOUT with a $0.1 \mu \mathrm{~F}$ and REFIN with a $4.7 \mu \mathrm{~F}$ capacitor to GND.
The MAX12558 also features a shared reference mode, in which the user can achieve better channel-to-channel matching. When sharing the reference (SHREF = VDD), externally connect REFAP and REFBP together to ensure that VREFAP $=$ VREFBP. Similarly, when sharing the reference, externally connect REFAN to REFBN together to ensure that VREFAN $=V_{\text {REFBN }}$.
Connect SHREF to GND to disable the shared reference mode of the MAX12558. In this independent reference mode, a better channel-to-channel isolation is achieved.
For detailed circuit suggestions and how to drive the ADC in buffered/unbuffered external reference mode, see the Applications Information section.

## Clock Duty-Cycle Equalizer

The MAX12558 has an internal clock duty-cycle equalizer, which makes the converter insensitive to the duty cycle of the signal applied to CLKP and CLKN. The converters allow clock duty-cycle variations from 25\% to 75\% without negatively impacting the dynamic performance.
The clock duty-cycle equalizer uses a delay-locked loop (DLL) to create internal timing signals that are duty-cycle independent. Due to this DLL, the MAX12558 requires approximately 100 clock cycles to acquire and lock to new clock frequencies.

Clock Input and Clock Control Lines The MAX12558 accepts both differential and singleended clock inputs with a wide $25 \%$ to $75 \%$ input clock duty cycle. For single-ended clock input operation, connect DIFFCLK/ $\overline{\text { SECLK }}$ and CLKN to GND. Apply an external single-ended clock signal to CLKP. To reduce clock jitter, the external single-ended clock must have sharp falling edges. For differential clock input operation, connect DIFFCLK/SECLK to OVDD. Apply an external differential clock signal to CLKP and CLKN. Consider the clock input as an analog input and route it away from any other analog inputs and digital signal lines. CLKP and CLKN enter high impedance when the MAX12558 is powered down (Figure 4).
Low clock jitter is required for the specified SNR performance of the MAX12558. The analog inputs are sampled on the falling (rising) edge of CLKP (CLKN), requiring this edge to have the lowest possible jitter. Jitter limits the maximum SNR performance of any ADC according to the following relationship:

$$
\mathrm{SNR}=20 \times \log \left(\frac{1}{2 \times \pi \times \mathrm{f}_{\mathrm{N}} \times \mathrm{t}_{\mathrm{J}}}\right)
$$

where $\mathrm{f} / \mathrm{N}$ represents the analog input frequency and t is the total system clock jitter. Clock jitter is especially critical for undersampling applications. For instance, assuming that clock jitter is the only noise source, to obtain the specified 71.7 dB of SNR with an input frequency of 175 MHz the system must have less than 0.24 ps of clock jitter. However, in reality there are other noise sources such as thermal noise and quantization noise that contribute to the system noise requiring the clock jitter to be less than 0.17ps to obtain the specified 71.7 dB of SNR at 175 MHz .

Clock-Divider Control Inputs (DIV2, DIV4) The MAX12558 features three different modes of sampling/clock operation (see Table 2). Pulling both control lines low, the clock-divider function is disabled and the converters sample at full clock speed. Pulling DIV4 low

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



Figure 4. Simplified Clock Input Circuit
and DIV2 high enables the divide-by-two feature, which sets the sampling speed to one-half the selected clock frequency. In divide-by-four mode, the converter sampling speed is set to one-fourth the clock speed of the MAX12558. Divide-by-four mode is achieved by applying a high level to DIV4 and a low level to DIV2. The option to select either one-half or one-fourth of the clock speed for sampling provides design flexibility, relaxes clock requirements, and can minimize clock jitter.

## System Timing Requirements

Figure 5 shows the timing relationship between the clock, analog inputs, DAV indicator, DOR_ indicators, and the resulting output data. The analog input is sam-

Table 2. Clock-Divider Control Inputs

| DIV4 | DIV2 | FUNCTION |
| :---: | :---: | :--- |
| 0 | 0 | Clock Divider Disabled <br> fSAMPLE $=$ fCLK |
| 0 | 1 | Divide-by-Two Clock Divider <br> fsAmPLE $=$ fCLK $/ 2$ |
| 1 | 0 | Divide-by-Four Clock Divider <br> fsAmPLE $=$ fCLK $/ 4$ |
| 1 | 1 | Not Allowed |

pled on the falling (rising) edge of CLKP (CLKN) and the resulting data appears at the digital outputs 8 clock cycles later.
The DAV indicator is synchronized with the digital output and optimized for use in latching data into digital back-end circuitry. Alternatively, digital back-end circuitry can be latched with the rising edge of the conversion clock (CLKP - CLKN).

## Data-Valid Output

DAV is a single-ended version of the input clock that is compensated to correct for any input clock duty-cycle variations. The MAX12558 output data changes on the falling edge of DAV, and DAV rises once the output data is valid. The falling edge of DAV is synchronized to have a 5.4 ns delay from the falling edge of the input clock. Output data at DOA/B-D13A/B and DORA/B are valid from 7 ns before the rising edge of DAV to 7 ns after the rising edge of DAV.
DAV enters high impedance when the MAX12558 is powered down ( $\mathrm{PD}=\mathrm{OV} D \mathrm{D}$ ). DAV enters its highimpedance state 10 ns after the rising edge of PD and becomes active again $10 n$ after PD transitions low.
DAV can sink and source $600 \mu \mathrm{~A}$ and has three times the driving capabilities of DOA/B-D13A/B and DORA/B. DAV


Figure 5. System Timing Diagram

## Dual，80Msps，14－Bit，IF／Baseband ADC

is typically used to latch the MAX12558 output data into an external digital back－end circuit．Keep the capacitive load on DAV as low as possible（ $<15 \mathrm{pF}$ ）to avoid large digital currents feeding back into the analog portion of the MAX12558，thereby degrading its dynamic perfor－ mance．Buffering DAV externally isolates it from heavy capacitive loads．Refer to the MAX12558 EV kit schemat－ ic for recommendations of how to drive the DAV signal through an external buffer．

## Data Out－of－Range Indicator

The DORA and DORB digital outputs indicate when the analog input voltage is out of range．When DOR＿is high， the analog input is out of range．When DOR＿is low，the analog input is within range．The valid differential input range is from（Vref＿p－Vref＿n）$\times 2 / 3$ to（Vref＿n－ $V_{\text {REF＿P }} \times 2 / 3$ ．Signals outside of this valid differential range cause DOR＿to assert high as shown in Table 1.
DOR is synchronized with DAV and transitions along with the output data D13－D0．There is an 8 clock－cycle latency in the DOR function as is with the output data （Figure 5）．DOR＿is high impedance when the

MAX12558 is in power－down（PD＝high）．DOR＿enters a high－impedance state within 10ns after the rising edge of PD and becomes active 10ns after PD＇s falling edge．

## Digital Output Data and Output Format Selection

 The MAX12558 provides two 14－bit，parallel，tri－state output buses．D0A／B－D13A／B and DORA／B update on the falling edge of DAV and are valid on the rising edge of DAV．The MAX12558 output data format is either Gray code or two＇s complement depending on the logic input G $\bar{T}$ ． With $\mathrm{G} / \bar{T}$ high，the output data format is Gray code． With $\mathrm{G} 历$ I low，the output data format is set to two＇s com－ plement．See Figure 8 for a binary－to－Gray and Gray－to－ binary code conversion example．
The following equations，Table 3，Figure 6，and Figure 7 define the relationship between the digital output and the analog input．
Gray Code（ $\mathrm{G} \bar{T}=1$ ）：

$$
\begin{aligned}
V_{I N \_P}-V_{I N \_N}= & 2 / 3 \times\left(V_{\text {REF_P }}-V_{\text {REF_N }}\right) \times 2 \times \\
& \left(\text { CODE }_{10}-\overline{8} 192\right) / 1 \overline{6}, 384
\end{aligned}
$$

Table 3．Output Codes vs．Input Voltage

| GRAY－CODE OUTPUT CODE$(G / \bar{T}=1)$ |  |  |  | TWO＇S－COMPLEMENT OUTPUT CODE$(G / \bar{T}=0)$ |  |  |  | Vinep－Vin＿N <br> $\mathrm{V}_{\text {REF＿P }}=2.418 \mathrm{~V}$ <br> $\mathrm{V}_{\text {REF＿N }}=0.882 \mathrm{~V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BINARY D13A－D0A D13B－D0B | DOR | HEXADECIMAL EQUIVALENT OF D13A－D0A D13B－D0B | DECIMAL EQUIVALENT OF D13A－D0A D13B－D0B （CODE 10 ） | BINARY D13A－DOA D13B－D0B | DOR | HEXADECIMAL EQUIVALENT OF D13A－D0A D13B－D0B |  |  |
| 10000000000000 | 1 | 0x2000 | ＋16，383 | 01111111111111 | 1 | 0x1FFF | ＋8191 | $>+1.023875 \mathrm{~V}$ （DATA OUT OF RANGE） |
| 10000000000000 | 0 | 0x2000 | ＋16，383 | 01111111111111 | 0 | 0x1FFF | ＋8191 | ＋1．023875V |
| 10000000000001 | 0 | 0x2001 | ＋16，382 | 01111111111110 | 0 | 0x1FFE | ＋8190 | ＋1．023750V |
|  |  |  |  |  |  |  |  |  |
| 11000000000011 | 0 | 0x3003 | ＋8194 | 00000000000010 | 0 | 0x0002 | ＋2 | ＋0．000250V |
| 11000000000001 | 0 | 0x3001 | ＋8193 | 00000000000001 | 0 | 0x0001 | ＋1 | ＋0．000125V |
| 11000000000000 | 0 | 0x3000 | ＋8192 | 00000000000000 | 0 | 0x0000 | 0 | $+0.000000 \mathrm{~V}$ |
| 01000000000000 | 0 | 0×1000 | ＋8191 | 11111111111111 | 0 | 0x3FFF | －1 | －0．000125V |
| 01000000000001 | 0 | 0×1001 | ＋8190 | 11111111111110 | 0 | 0x3FFE | －2 | －0．000250V |
|  |  |  |  |  |  |  |  |  |
| 00000000000001 | 0 | 0x0001 | ＋1 | 10000000000001 | 0 | 0x2001 | －8191 | －1．023875V |
| 00000000000000 | 0 | 0x0000 | 0 | 10000000000000 | 0 | 0x2000 | －8192 | －1．024000V |
| 00000000000000 | 1 | 0x0000 | 0 | 10000000000000 | 1 | 0x2000 | －8192 | $<-1.024000 \mathrm{~V}$ （DATA OUT OF RANGE） |

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



Figure 6. Two's-Complement Transfer Function ( $G / \bar{T}=0$ )
Two's Complement ( $\mathrm{G} / \bar{T}=0$ ):

$$
\begin{aligned}
\text { VIN_P }-\operatorname{VIN\_ N~}= & 2 / 3 \times\left(V_{\text {REF_P }}-V_{\text {REF_N }}\right) \times 2 \times \\
& \operatorname{CODE}_{10} / 16,384
\end{aligned}
$$

where $\operatorname{CODE}_{10}$ is the decimal equivalent of the digital output code as shown in Table 3.
The digital outputs D0A/B-D13A/B are high impedance when the MAX12558 is in power-down ( $P D=1$ ) mode. D0A/B-D13A/B enter this state 10ns after the rising edge of PD and become active again 10ns after PD transitions low.
Keep the capacitive load on the MAX12558 digital outputs D0A/B-D13A/B as low as possible ( $<15 \mathrm{pF}$ ) to avoid large digital currents feeding back into the analog portion of the converter and degrading its dynamic performance. Adding external digital buffers on the digital outputs helps isolate the MAX12558 from heavy capacitive loads. To improve the dynamic performance of the MAX12558, add $220 \Omega$ resistors in series with the digital outputs close to the MAX12558. Refer to the MAX12558 EV kit schematic for guidelines of how to drive the digital outputs through $220 \Omega$ series resistors and external digital output buffers.

Power-Down Input
The MAX12558 has two power modes that are controlled with a power-down digital input (PD). With PD


Figure 7. Gray-Code Transfer Function ( $G / \bar{T}=1$ )
low, the converter is in its normal operating mode. With PD high, the MAX12558 is in power-down mode.
The power-down mode allows the MAX12558 to efficiently use power by transitioning to a low-power state when conversions are not required. Additionally, the MAX12558 parallel output bus goes high impedance in power-down mode, allowing other devices on the bus to be accessed.
In power-down mode all internal circuits are off, the analog supply current reduces to less than $50 \mu \mathrm{~A}$, and the digital supply current reduces to $1 \mu \mathrm{~A}$. The following list shows the state of the analog inputs and digital outputs in power-down mode.

1) INAP/B, INAN/B analog inputs are disconnected from the internal input amplifier (Figure 3).
2) REFOUT has approximately $17 \mathrm{k} \Omega$ to GND.
3) REFAP/B, COMA/B, REFAN/B enter a high-impedance state with respect to VDD and GND, but there is an internal $4 k \Omega$ resistor between REFAP/B and COMA/B as well as an internal $4 \mathrm{k} \Omega$ resistor between REFAN/B and COMA/B.
4) DOA-D13A, D0B-D13B, DORA, and DORB enter a high-impedance state.
5) DAV enters a high-impedance state.
6) CLKP, CLKN clock inputs enter a high-impedance state (Figure 4).

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



Figure 8. Binary-to-Gray and Gray-to-Binary Code Conversion

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

The wake-up time from power-down mode is dominated by the time required to charge the capacitors at REF_P, REF_N, and COM_. In internal reference mode and buffered external reference mode the wake-up time is typically 10 ms . When operating in the unbuffered external reference mode the wake-up time is dependent on the external reference drivers.


Figure 9. Transformer-Coupled Input Drive for Input Frequencies Up to Nyquist

## Applications Information

## Using Transformer Coupling

In general, the MAX12558 provides better SFDR and THD with fully differential input signals than singleended input drive, especially for input frequencies above 125 MHz . In differential input mode, even-order harmonics are lower as both inputs are balanced, and each of the ADC inputs only requires half the signal swing compared to single-ended input mode.
An RF transformer (Figure 9) provides an excellent solution to convert a single-ended input source signal to a fully differential signal, required by the MAX12558 for optimum performance. Connecting the center tap of the transformer to COM provides a VDD / 2 DC level shift to the input. Although a $1: 1$ transformer is shown, a step-up transformer can be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, can also improve the overall distortion. The configuration of Figure 9 is good for frequencies up to Nyquist (fCLK / 2).
The circuit of Figure 10 converts a single-ended input signal to fully differential just as Figure 9. However, Figure 10 utilizes an additional transformer to improve the common-mode rejection allowing high-frequency signals beyond the Nyquist frequency. A set of $75 \Omega$ and $110 \Omega$ termination resistors provide an equivalent $50 \Omega$ termination to the signal source. The second set of termination resistors connects to COM_ providing the correct input common-mode voltage. Two $0 \Omega$ resistors in series with the analog inputs allow high-IF input frequencies. These $0 \Omega$ resistors can be replaced with lowvalue resistors to limit the input bandwidth.


Figure 10. Transformer-Coupled Input Drive for Input Frequencies Beyond Nyquist

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

The input network in Figure 10 can be modified to enhance the frequency-range-specific AC performance of the MAX12558 by simply replacing the input capacitance with a series network of resistor (RIN) and capacitor (CIN). Table 4 displays a selection of resistors and capacitors that are recommended to help improve the already excellent performance of this ADC for specific applications requiring only a certain range of input frequencies.

## Table 4. Component Selection to Enhance the Frequency-Range-Specific AC Performance

| INPUT <br> FREQUENCY <br> RANGE | CIN <br> COMPONENT <br> VALUES | RIN <br> COMPONENT <br> VALUES |
| :--- | :---: | :---: |
| $<10 \mathrm{MHz}$ | 12 pF to 22 pF | $0 \Omega$ |
| 10 MHz to 125 MHz | 12 pF | $50 \Omega$ |
| $>125 \mathrm{MHz}$ | 5.6 pF | $0 \Omega$ |

Single-Ended AC-Coupled Input Signal Figure 11 shows an AC-coupled, single-ended input application. The MAX4108 provides high speed, high bandwidth, low noise, and low distortion to maintain the input signal integrity.

## Buffered External Reference Drives Multiple ADCs

The buffered external reference mode allows for more control over the MAX12558 reference voltage and allows multiple converters to use a common reference. The REFIN input impedance is $>50 \mathrm{M} \Omega$.
Figure 12 shows the MAX6029 precision 2.048 V bandgap reference used as a common reference for multiple converters. The 2.048 V output of the MAX6029 passes through a single-pole 10 Hz LP filter to the MAX4230.
The MAX4250 buffers the 2.048 V reference and provides additional 10 Hz LP filtering before its output is applied to the REFIN input of the MAX12558.


Figure 11. Single-Ended, AC-Coupled Input Drive

## Unbuffered External Reference Drives

Multiple ADCs
The unbuffered external reference mode allows for precise control over the MAX12558 reference and allows multiple converters to use a common reference. Connecting REFIN to GND disables the internal reference, allowing REF_P, REF_N, and COM_ to be driven directly by a set of external reference sources.
Figure 13 uses a MAX6029 precision 3.000 V bandgap reference as a common reference for multiple converters. A seven-component resistive divider chain follows the MAX6029 voltage reference. The $0.47 \mu \mathrm{~F}$ capacitor along this chain creates a 10 Hz LP filter. Three MAX4230 amplifiers buffer taps along this resistor chain providing $2.413 \mathrm{~V}, 1.647 \mathrm{~V}$, and 0.880 V to the MAX12558 REF_P, REF_N, and COM_ reference inputs. The feedback around the MAX4230 op amps provides additional 10 Hz LP filtering. Reference voltages 2.413 V and 0.880 V set the full-scale analog input range for the converter to $\pm 1.022 \mathrm{~V}\left( \pm\left[\mathrm{V}_{\text {REF_P }}-\mathrm{V}_{\text {REF_N }}\right] \times 2 / 3\right)$.
Note that one single power supply for all active circuit components removes any concern regarding powersupply sequencing when powering up or down.

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



Figure 12. External Buffered (MAX4230) Reference Drive Using a MAX6029 Bandgap Reference

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



MAX12558

Figure 13. External Unbuffered Reference Driving Multiple ADCs

# Dual, 80Msps, 14-Bit, IF/Baseband ADC 

## Grounding, Bypassing, and Board Layout

The MAX12558 requires high-speed board layout design techniques. Refer to the MAX12558 EV kit data sheet for a board layout reference. Locate all bypass capacitors as close to the device as possible, preferably on the same side as the ADC, using surfacemount devices for minimum inductance. Bypass VDD to GND with a $220 \mu \mathrm{~F}$ ceramic capacitor in parallel with at least one $10 \mu \mathrm{~F}$, one $4.7 \mu \mathrm{~F}$, and one $0.1 \mu \mathrm{~F}$ ceramic capacitor. Bypass OVDD to GND with a $220 \mu \mathrm{~F}$ ceramic capacitor in parallel with at least one $10 \mu \mathrm{~F}$, one $4.7 \mu \mathrm{~F}$, and one $0.1 \mu \mathrm{~F}$ ceramic capacitor. High-frequency bypassing/decoupling capacitors should be located as close as possible to the converter supply pins.
Multilayer boards with ample ground and power planes produce the highest level of signal integrity. All grounds and the exposed backside paddle of the MAX12558 must be connected to the same ground plane. The MAX12558 relies on the exposed backside paddle connection for a low-inductance ground connection. Isolate the ground plane from any noisy digital system ground planes such as a DSP or output buffer ground.
Route high-speed digital signal traces away from the sensitive analog traces. Keep all signal lines short and free of $90^{\circ}$ turns.
Ensure that the differential, analog input network layout is symmetric and that all parasitic components are balanced equally. Refer to the MAX12558 EV kit data sheet for an example of symmetric input layout.

## Parameter Definitions

Integral Nonlinearity (INL)
INL is the deviation of the values on an actual transfer function from a straight line. For the MAX12558, this straight line is between the endpoints of the transfer function, once offset and gain errors have been nullified. INL deviations are measured at every step of the transfer function and the worst-case deviation is reported in the Electrical Characteristics table.

Differential Nonlinearity (DNL)
DNL is the difference between an actual step width and the ideal value of 1 LSB . A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. For the MAX12558, DNL deviations are measured at every step of the transfer function and the worst-case deviation is reported in the Electrical Characteristics table.

## Offset Error

Offset error is a figure of merit that indicates how well the actual transfer function matches the ideal transfer function at a single point. Ideally the midscale MAX12558 transition occurs at 0.5 LSB above midscale. The offset error is the amount of deviation between the measured midscale transition point and the ideal midscale transition point.

## Gain Error

Gain error is a figure of merit that indicates how well the slope of the actual transfer function matches the slope of the ideal transfer function. The slope of the actual transfer function is measured between two data points: positive full scale and negative full scale. Ideally, the positive fullscale MAX12558 transition occurs at 1.5 LSBs below positive full scale, and the negative full-scale transition occurs at 0.5 LSB above negative full scale. The gain error is the difference of the measured transition points minus the difference of the ideal transition points.

## Small-Signal Noise Floor (SSNF)

SSNF is the integrated noise and distortion power in the Nyquist band for small-signal inputs. The DC offset is excluded from this noise calculation. For this converter, a small signal is defined as a single tone with a -35 dBFS amplitude. This parameter captures the thermal and quantization noise characteristics of the data converter and can be used to help calculate the overall noise figure of a digital receiver signal path.

## Signal-to-Noise Ratio (SNR)

For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
\operatorname{SNR}[\max ]=6.02 \times N+1.76
$$

In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first six harmonics (HD2 through HD7), and the DC offset.

$$
\text { SNR }=20 \times \log (\text { SIGNALRMS } / \text { NOISERMS })
$$

## Dual, 80Msps, 14-Bit, IF/Baseband ADC

Signal-to-Noise Plus Distortion (SINAD)
SINAD is computed by taking the ratio of the RMS signal to the RMS noise plus distortion. RMS noise plus distortion includes all spectral components to the Nyquist frequency excluding the fundamental and the DC offset.

Total Harmonic Distortion (THD) THD is the ratio of the RMS sum of the first six harmonics of the input signal to the fundamental itself. This is expressed as:

$$
T H D=20 \times \log \left(\frac{\sqrt{V_{2}^{2}+V_{3}^{2}+v_{4}^{2}+v_{5}^{2}+v_{6}^{2}+v_{7}^{2}}}{v_{1}}\right)
$$

where $V_{1}$ is the fundamental amplitude, and $V_{2}$ through $V_{7}$ are the amplitudes of the 2nd- through 7th-order harmonics (HD2 through HD7).

Spurious-Free Dynamic Range (SFDR)
SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest spurious component, excluding DC offset.

## 3rd-Order Intermodulation (IM3)

IM3 is the power of the 3rd-order intermodulation product relative to the input power of either of the input tones fin1 and fin2. The individual input tone power levels are set to -7dBFS for the MAX12558. The 3rd-order intermodulation products are $2 \times \mathrm{fIN} 1-\mathrm{fIN} 2$ and $2 \times \mathrm{fIN} 2-\mathrm{fIN} 1$.

## Aperture Jitter

Figure 14 shows the aperture jitter (tAJ), which is the sample-to-sample variation in the aperture delay.

## Aperture Delay

Aperture delay ( $t_{A D}$ ) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (Figure 14).

## Full-Power Bandwidth

A large $-0.2 d B F S$ analog input signal is applied to an ADC and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by -3 dB . This point is defined as the full-power input bandwidth frequency.

## Output Noise (nout)

The output noise (nOUT) parameter is similar to thermal plus quantization noise and is an indication of the converter's overall noise performance.
No fundamental input tone is used to test for nout. IN_P, IN_N, and COM_ are connected together and


Figure 14. T/H Aperture Timing
1024 k data points are collected. nOUT is computed by taking the RMS value of the collected data points after the mean is removed.

## Overdrive Recovery Time

Overdrive recovery time is the time required for the ADC to recover from an input transient that exceeds the full-scale limits. The MAX12558 specifies overdrive recovery time using an input transient that exceeds the full-scale limits by $\pm 10 \%$. The MAX12558 requires one clock cycle to recover from the overdrive condition.

## Crosstalk

Crosstalk indicates how well each channel is isolated from the other channel. In case of the MAX12558, crosstalk specifies the coupling onto one channel being driven by a ( -0.5 dBFS ) signal when the adjacent interfering channel is driven by a full-scale signal. Measurement includes all spurs resulting from both direct coupling and mixing components.

## Gain Matching

Gain matching is a figure of merit that indicates how well the gains between the two channels are matched to each other. The same input signal is applied to both channels and the maximum deviation in gain is reported (typically in dB) as gain matching.

## Offset Matching

Like gain matching, offset matching is a figure of merit that indicates how well the offsets between the two channels are matched to each other. The same input signal is applied to both channels and the maximum deviation in offset is reported (typically in \%FSR) as offset matching.

## Dual, 80Msps, 14-Bit, IF/Baseband ADC



## Dual, 80Msps, 14-Bit, IF/Baseband ADC

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


## Dual, 80Msps, 14-Bit, IF/Baseband ADC

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

| PKG | 68L $10 \times 10$ |  |  | N ${ }_{\text {N }}^{\text {N }}$ |
| :---: | :---: | :---: | :---: | :---: |
| REF. | MIN. | NDM. | MAX. |  |
| A | 0.70 | 0.75 | 0.80 |  |
| Al | 0.00 | 0.01 | 0.05 |  |
| A2 | 0.20 REF |  |  |  |
| 6 | 0.20 | 0.25 | 0.30 |  |
| D | 9.90 | 10.00 | 10.10 |  |
| E | 9.90 | 10.00 | 10.10 |  |
| e | 0.50 BSC. |  |  |  |
| k | 0.25 | - | - |  |
| L | 0.45 | 0.55 | 0.65 |  |
| N | 68 |  |  |  |
| ND | 17 |  |  |  |
| NE | 17 |  |  |  |
| JEDEC | WNND-2 |  |  |  |


| EXPOSED PAD VARIATIDNS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG.CODE | D2 |  |  | E2 |  |  | $\left\lvert\, \begin{aligned} & \text { DOWN } \\ & \text { BONDS } \\ & \text { ALLOWED } \end{aligned}\right.$ |
|  | MIN. | NDM. | Max. | MIN. | NDM. | MAX. |  |
| 16800-2 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | YES |
| T6800-3 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | NO |
| T6800-4 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | YES |

## NOTES:

1. DMMENSIONING \& TOLERANCING CONFORM TO ASME Y14.5M-1994.
2. ALL DIMENSIONS ARE IN MILUMETERS. ANGLES ARE IN DEGREES.
3. N IS THE TOTAL NUMBER OF TERMNALS.
4. THE TERMINAL \#1 IDENTIFIER AND TERMNAL NUMBERING CONVENTION SHALL CONFORM TO ESD 95-1 SPP-012. DETAILS OF TERMINAL *1 IDENTIFIER ARE OPTIONAL, 日UT MUST BE LOCATED WITHN THE ZONE INDICATED. THE TERMINAL \%1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
5. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL $7 P$.
6. NO AND NE REFER TO THE NUMEER OF TERMNALS ON EACH D AND E SIDE RESPECTVELY.
7. DEPOPULATON IS POSSIBLE IN A SMMETRICAL FASHION.
8. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
9. DRAWNG CONFORMS TO JEDEC MO-220.
10. WARPAGE SHALL NOT EXCEED 0.10 mm .
11. MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY
12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY
-DRAWING NDT TD SCALE-


Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

