

#### **General Description**

The AAT2782 provides three independently regulated DC outputs: two step-down (Buck) regulators and a single low input voltage, low drop-out (LDO) regulator. The input voltage range for the step-down regulators is 2.7V to 5.5V, while the LDO regulator allows inputs from 1.5V to 5.5V. The low input voltage LDO regulator allows high efficiency, step-down, low noise outputs. In addition, the LDO input may be connected to step-down outputs 1 or 2.

The Channel 1 and 2 step-down regulators can deliver up to 1200mA and 600mA output current, respectively. Step-down output voltages are set with external resistors. Switching frequency is set at 1.3MHz to ensure small external filtering components. Current mode control assures fast transient response and stable operation across the operating range. The Channel 3 LDO regulator can deliver up to 400mA with -80dB power supply rejection ratio (PSRR) and  $65\mu V_{\text{RMS}}$  output noise with an optional bypass capacitor. The LDO output voltage is factory set with a default voltage of 1.20V. Independent enable and input pins are provided. The device consumes low quiescent current and provides high efficiency across the load range for maximum life in battery systems.

The AAT2782 is available in the Pb-free, 16-pin TDFN34 package and is rated over the -40°C to 85°C operating temperature range.

#### **Features**

- V<sub>IN</sub> Range Step-Down (Buck): 2.7V to 5.5V
- V<sub>IN</sub> Range Low Drop-Out (LDO): 1.5V to 5.5V
- Output Voltage Range: 0.6V to V<sub>IN</sub>
- Step-Down Output Current:
  - Channel 1: 1200mA
  - Channel 2: 600mA
- LDO Output Current:
  - Channel 3: 400mA
- High Efficiency with Low R<sub>DS(ON)</sub> Switches
  - Step-Down up to 97%
  - LDO Regulator up to 80%
- Total Quiescient Current 170µA
- Shutdown Current: 1µA
- Step-Down Converters
  - 1.3MHz Switching Frequency
  - Current Mode Control
  - Cycle-by-Cycle Current Limit
  - High Efficiency Light-Load Mode Operation
- LDO Converter
  - Ultra Low Noise with Bypass Capacitor
  - Over-Current Protection
- 200µs Internal Soft Start
- Over-Temperature Protection
- TDFN34-16 Low Profile Package
- -40°C to 85°C Temperature Range

### **Applications**

- Cellular and SmartPhones
- Microprocessor / DSP Core / IO Power
- PDAs and Handheld Computers
- Portable Media Players
- Wireless Data Systems

## **Typical Application**



# Triple-Output PMIC: Dual Buck with Low- $V_{IN}$ LDO

## **Pin Descriptions**

| Pin # | Symbol | Function                                                                                                                                                                                               |  |  |
|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1     | FB2    | Feedback input pin for Channel 2. Connect an external resistor divider to this pin to program the output voltage to the desired value.                                                                 |  |  |
| 2     | EN3    | nable Channel 3 input. Pull logic high to enable LDO Channel 3 converter. Pull logic low to disable. Chanel 3 will turn on when EN3 is high and Channel 2 is in regulation.                            |  |  |
| 3     | VIN    | Input voltage pin. Connect this pin to input voltage source.                                                                                                                                           |  |  |
| 4     | AGND   | Analog ground pin. Connect to ground plane.                                                                                                                                                            |  |  |
| 5     | BYP    | LDO bypass pin. Connect a 10nF ceramic capacitor from this pin to ground plane for low output noise.                                                                                                   |  |  |
| 6     | EN2    | Enable Channel 2 input. Pull logic high to enable step-down Channel 2 converter. Pull logic low to disable.                                                                                            |  |  |
| 7     | EN1    | Enable Channel 1 input. Pull logic high to enable step-down Channel 1 converter. Pull logic low to disable.                                                                                            |  |  |
| 8     | FB1    | Channel 1 feedback pin internally set to 0.6V. Connect resistor divider and optional feed-forward capacitor to this pin to set the Channel 1 voltage and adjust transient load response (see Table 1). |  |  |
| 9     | LX1    | Channel 1 converter switching pin. Connect Channel 1 inductor to this pin. Inductor value is determined by output voltage (see Table 2).                                                               |  |  |
| 10    | GND1   | Power return pin for output 1 step-down converter. Connect returns of Channel 1 input and output capacitors close to this pin for best noise performance.                                              |  |  |
| 11    | VP1    | Input supply voltage pin for Channel 1 step-down converter. Connect the input capacitor close to this pin for best noise performance.                                                                  |  |  |
| 12    | VP2    | Input supply voltage pin for Channel 2 step-down converter. Connect the input capacitor close to this pin for best noise performance.                                                                  |  |  |
| 13    | GND2   | Power return pin for Channel 2 step-down converter. Connect returns of Channel 2 input and output capacitors close to this pin for best noise performance.                                             |  |  |
| 14    | LX2    | Channel 2 converter switching pin. Connect output 2 inductor to this pin. Inductor value is determined by output voltage (see Table 2).                                                                |  |  |
| 15    | VIN3   | Input supply voltage pin for output 3 low-noise LDO converter. Connect the input capacitor close to this pin for best noise performance.                                                               |  |  |
| 16    | OUT3   | Channel 3 LDO step-down converter output pin. Connect this pin to a 10µF ceramic capacitor.                                                                                                            |  |  |
|       | EP     | Exposed pad. Connect to ground as close as possible to the device. Use properly sized vias for thermal coupling to the ground plane. See section on PCB layout guidelines.                             |  |  |

## **Pin Configuration**

TDFN34-16 (Top View)



# **AAT2782**

# Triple-Output PMIC: Dual Buck with Low-V<sub>IN</sub> LDO

### Absolute Maximum Ratings<sup>1</sup>

| Symbol            | Description                                      | Value                     | Units |
|-------------------|--------------------------------------------------|---------------------------|-------|
| $V_{IN}$          | VP1, VP2, VIN to GND1, GND2, AGND                | -0.3 to 6.0               | V     |
| V <sub>IN3</sub>  | VIN3 to GND1, GND2, AGND                         | -0.3 to V <sub>IN</sub>   | V     |
| V <sub>OUT3</sub> | OUT3 to GND1, GND2, AGND                         | $-0.3$ to $V_{IN3} + 0.3$ | V     |
| $V_{LX}$          | LX1, LX2 to GND1, GND2, AGND                     | $-0.3$ to $V_{IN} + 0.3$  | V     |
| $V_{FB}$          | FB1, FB2, BYP to GND1, GND2, AGND                | $-0.3$ to $V_{IN} + 0.3$  | V     |
| V <sub>EN</sub>   | EN1, EN2, EN3 to GND1, GND2, AGND                | -0.3 to 6.0               | V     |
| Tı                | Operating Junction Temperature Range             | -40 to 150                | °C    |
| T <sub>LEAD</sub> | Maximum Soldering Temperature (at leads, 10 sec) | 300                       | °C    |

#### Thermal Information

| Symbol         | Description                            | Value | Units |
|----------------|----------------------------------------|-------|-------|
| P <sub>D</sub> | Maximum Power Dissipation <sup>2</sup> | 2.0   | W     |
| $\Theta_{JA}$  | Thermal Resistance <sup>3</sup>        | 50    | °C/W  |

<sup>1.</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.

2. Derate 20mW/°C above 25°C ambient temperature.

<sup>3.</sup> Mounted on an FR4 board with exposed paddle connected to ground plane.

#### Electrical Characteristics<sup>1</sup>

 $V_{P1} = V_{P2} = V_{IN} = V_{IN3} = 3.3V$ ;  $V_{IN3} = 1.8V$ ,  $T_A = -40$ °C to 85°C, unless noted otherwise. Typical values are at  $T_A = 25$ °C.

| Symbol                       | Description                             | Conditions                                                      | Min   | Тур | Max             | Units |
|------------------------------|-----------------------------------------|-----------------------------------------------------------------|-------|-----|-----------------|-------|
| General                      | ·                                       |                                                                 |       |     |                 | ı     |
| V <sub>IN</sub>              | Input Voltage                           |                                                                 | 2.7   |     | 5.5             | V     |
|                              |                                         | V <sub>P1</sub> Rising                                          |       |     | 2.7             | V     |
| $V_{\text{UVLO}}$            | UVLO Threshold                          | V <sub>P1</sub> Hysteresis                                      |       | 140 |                 | mV    |
|                              |                                         | V <sub>P1</sub> Falling                                         | 2.1   |     |                 | V     |
| ${ m I}_{ m Q}$              | Quiescent Current                       | No load; $EN1 = EN2 = EN3 = V_{IN}$                             |       |     | 300             | μA    |
| $I_{SHDN}$                   | Shutdown Current                        | EN1 = EN2 =EN3 = GND                                            |       |     | 1.0             | μA    |
| $T_{SD}$                     | Over Temperature Shutdown<br>Threshold  |                                                                 |       | 130 |                 | °C    |
| T <sub>HYS</sub>             | Over Temperature Shutdown<br>Hysteresis |                                                                 |       | 20  |                 | °C    |
| V <sub>IL</sub>              | Enable Threshold Low                    | For EN1, EN2, and EN3                                           |       |     | 0.6             | V     |
| V <sub>IH</sub>              | Enable Threshold High                   | For EN1, EN2, and EN3                                           | 1.4   |     |                 | V     |
| $I_{EN}$                     | Enable Input Current                    | $V_{IN} = V_{P1} = V_{P2} = V_{EN1} = V_{EN2} = V_{EN3} = 5.5V$ | -1.0  |     | 1.0             | μA    |
| Channel 1:                   | 1200m A Step-down (Buck) Con            | verter                                                          |       |     |                 |       |
| $V_{P1}$                     | Input Voltage                           |                                                                 | 2.7   |     | 5.5             | V     |
| V <sub>OUT1</sub>            | Output Voltage Range                    |                                                                 | 0.6   |     | V <sub>P1</sub> | V     |
| $V_{\text{OUT1(TOL)}}$       | Output Voltage Tolerance                | $I_{OUT1} = 0$ to 1200mA; $V_{P1} = 2.7$ to 5.5V                | -3.0  |     | 3.0             | %     |
| $V_{FB1}$                    | Feedback Pin Voltage                    |                                                                 | 0.591 | 0.6 | 0.609           | V     |
| $\Delta V_{LOADREG1}$        | Load Regulation                         | $I_{OUT1} = 0$ to 1200mA                                        |       | 0.2 |                 | %     |
| $\Delta V_{\text{LINEREG1}}$ | Line Regulation                         | $V_{P1} = 2.7 \text{ to } 5.5 \text{V}$                         |       | 0.3 |                 | %     |
| $I_{Q1}$                     | Quiescent Current                       | No load; $EN1 = V_{IN}$ ; $EN2 = EN3 = GND$                     |       | 75  |                 | μΑ    |
| $I_{LIM1}$                   | P-Channel Current Limit                 |                                                                 |       | 1.7 |                 | Α     |
| R <sub>DS(ON)H1</sub>        | High Side Switch On-Resistance          |                                                                 |       | 250 |                 | mΩ    |
| R <sub>DS(ON)L1</sub>        | Low Side Switch On-Resistance           |                                                                 |       | 190 |                 | mΩ    |
| F <sub>osc1</sub>            | Oscillator Frequency                    |                                                                 |       | 1.3 |                 | MHz   |
| T <sub>S1</sub>              | Start-Up Time                           | From Enable to Output Regulation                                |       | 200 |                 | μs    |

<sup>1.</sup> The AAT2782 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range and is assured by design, characterization and correlation with statistical process controls.

#### Electrical Characteristics<sup>1</sup>

 $V_{P1} = V_{P2} = V_{IN} = V_{IN3} = 3.3V$ ;  $V_{IN3} = 1.8V$ ,  $T_A = -40$ °C to 85°C, unless noted otherwise. Typical values are at  $T_A = 25$ °C.

| Symbol                                       | Description                    | Conditions                                                         | Min   | Тур   | Max      | Units         |  |
|----------------------------------------------|--------------------------------|--------------------------------------------------------------------|-------|-------|----------|---------------|--|
| Channel 2: 600m A Step-down (Buck) Converter |                                |                                                                    |       |       |          |               |  |
| $V_{P2}$                                     | Input Voltage                  |                                                                    | 2.7   |       | 5.5      | V             |  |
| $V_{OUT2}$                                   | Output Voltage Range           |                                                                    | 0.6   |       | $V_{P2}$ | V             |  |
| $V_{OUT2(TOL)}$                              | Output Voltage Tolerance       | $I_{OUT2}$ = 0 to 600mA; $V_{P1}$ = 2.7 to 5.5V                    | -3.0  |       | 3.0      | %             |  |
| $V_{FB2}$                                    | Feedback Pin Voltage           |                                                                    | 0.591 | 0.6   | 0.609    | V             |  |
| $\Delta V_{LOADREG2}$                        | Load Regulation                | $I_{OUT2} = 0$ to 600mA                                            |       | 0.5   |          | %             |  |
| $\Delta V_{LINEREG2}$                        | Line Regulation                | $V_{P2} = 2.7 \text{ to } 5.5 \text{V}$                            |       | 0.3   |          | %             |  |
| $I_{Q2}$                                     | Quiescent Current              | No Load; EN2 = V <sub>IN</sub> ; EN1 = EN3 = GND                   |       | 75    |          | μΑ            |  |
| $I_{LIM2}$                                   | P-Channel Current Limit        |                                                                    |       | 1.7   |          | Α             |  |
| R <sub>DS(ON)H2</sub>                        | High Side Switch On-Resistance |                                                                    |       | 250   |          | mΩ            |  |
| R <sub>DS(ON)L2</sub>                        | Low Side Switch On-Resistance  |                                                                    |       | 190   |          | mΩ            |  |
| F <sub>osc2</sub>                            | Oscillator Frequency           |                                                                    |       | 1.3   |          | MHz           |  |
| T <sub>S2</sub>                              | Start-Up Time                  | From Enable to Output Regulation                                   |       | 200   |          | μs            |  |
| Channel 3                                    | : 400mA Low Dropout (LDO) Co   | onverter                                                           |       |       |          |               |  |
| $V_{IN3}$                                    | Input Voltage                  |                                                                    | 1.7   |       | $V_{IN}$ | V             |  |
|                                              | Dropout Voltage                | $I_{OUT3} = 150 \text{mA}; V_{OUT3} > 1.20 \text{V}$               |       | 140   |          | ma\/          |  |
| $V_{DO3}$                                    |                                | $I_{OUT3} = 400 \text{mA}; V_{OUT3} > 1.20 \text{V}$               |       | 300   |          | mV            |  |
| V <sub>OUT3</sub>                            | LDO Output Voltage Tolerance   | $V_{IN3} = V_{OUT3} + V_{DO3}$ to 5.5V; $I_{OUT3} = 0$ mA to 400mA | 1.164 | 1.200 | 1.236    | V             |  |
| I <sub>OUT3</sub>                            | Max Output Current             | $V_{OUT3} = 1.2V$                                                  | 400   |       |          | mA            |  |
| $I_{SC}$                                     | Short-Circuit Current          | V <sub>OUT3</sub> < 0.4V                                           |       | 1.1   |          | Α             |  |
| $I_Q$                                        | Quiescent Current              | No Load; EN1 = EN2 = GND; EN3 = $V_{IN}$                           |       | 85    |          | μΑ            |  |
| Ts                                           | Start-Up Time                  | From Enable to Output Regulation                                   |       | 200   |          | μs            |  |
|                                              |                                | 10Hz, I <sub>OUT3</sub> = 10mA                                     |       | 85    |          | dB            |  |
| DCDD                                         | Power Supply Rejection Ratio   | $3kHz$ , $I_{OUT3} = 10mA$                                         |       | 80    |          | dB            |  |
| PSRR                                         |                                | $30kHz$ , $I_{OUT3} = 10mA$                                        |       | 60    |          | dB            |  |
|                                              |                                | $300kHz$ , $I_{OUT3} = 10mA$                                       |       | 55    |          | dB            |  |
| e <sub>N</sub>                               | Output Noise                   | BW = 100Hz to 300kHz, $C_{BYP}$ = 10nF, $I_{OUT3}$ = 10mA          |       | 65    |          | $\mu V_{RMS}$ |  |

<sup>1.</sup> The AAT2782 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range and is assured by design, characterization and correlation with statistical process controls.

# **AAT2782**

# Triple-Output PMIC: Dual Buck with Low-V<sub>IN</sub> LDO

## **Typical Characteristics**

# Step-Down Converters and LDO Input



## Step-Down Converter Switching Frequency



# Step-Down Converter Switching Frequency vs. Input Voltage



-0.5

0.1

### Typical Characteristics—Buck Converter 1

## Step-Down Converter 1 Efficiency vs. Load



### Step-Down Converter 1 DC Regulation



#### Output Current (mA)

100

1000

10000

# Step-Down Converter 1 V<sub>IH</sub> and V<sub>IL</sub> vs. Input Voltage



# Step-Down Converter 1 Input Current vs. Input Voltage



#### **Step-Down Converter 1 Line Regulation**



# Step-Down Converter Output 1 Voltage Error vs. Temperature



### Typical Characteristics—Buck Converter 1

## **Step-Down Converter 1 Output Ripple**

 $(V_{IN} = 3.3V; V_{OUT1} = 1.2V; I_{OUT1} = 1.2A)$ 



Time (500ns/div)

## **Step-Down Converter 1 Output Ripple**

 $(V_{IN} = 3.3V; V_{OUT1} = 1.2V; I_{OUT1} = 1mA)$ 



Time (10µs/div)

### **Step-Down Converter 1 Line Transient Response**

 $(V_{IN} = 3V \text{ to } 4V; V_{OUT1} = 1.2V; I_{OUT1} = 1.2A; C_{OUT} = 10\mu\text{F})$ 



Time (100µs/div)

#### **Step-Down Converter 1 Load Transient Response**

 $(I_{OUT1} = 0.9A \text{ to } 1.2A; V_{IN} = 3.3V; V_{OUT1} = 1.2V;$ 



Time (100µs/div)

#### Step-Down Converter 1 Soft Start $(V_{IN} = 3.3V; V_{OUT1} = 1.2V; I_{OUT1} = 1.2A; C_{FF} = 100pF)$



Time (50µs/div)

### Typical Characteristics—Buck Converter 2

## Step-Down Converter 2 Efficiency vs. Load



## Step-Down Converter 2 DC Regulation



# Step-Down Converter 2 V<sub>IH</sub> and V<sub>IL</sub> vs. Input Voltage



# Step-Down Converter 2 Input Current vs. Input Voltage



# Step-Down Converter Output 2 Voltage Error vs. Temperature



### Step-Down Converter 2 Line Regulation



### Typical Characteristics—Buck Converter 2

#### Step-Down Converter 2 Output Ripple





Time (500ns/div)

### Step-Down Converter 2 Output Ripple

 $(V_{IN} = 3.3V; V_{OUT2} = 1.7V; I_{OUT2} = 1mA)$ 



Time (10µs/div)

#### Step-Down Converter 2 Line Transient Response

 $(V_{IN} = 3V \text{ to } 4V; V_{OUT2} = 1.7V; I_{OUT2} = 0.6A; C_{OUT2} = 10\mu\text{F})$ 



Time (100µs/div)

#### **Step-Down Converter 2 Load Transient Response**

 $(I_{OUT2} = 0.45A \text{ to } 0.6A; V_{IN} = 3.3V; V_{OUT2} = 1.7V;$ 



Time (100µs/div)

### Step-Down Converter 2 Soft Start

 $(V_{IN} = 3.3V; V_{OUT2} = 1.7V; I_{OUT2} = 600mA; C_{FF} = 100pF)$ 



Time (50µs/div)

### Typical Characteristics—LDO













# **AAT2782**

# Triple-Output PMIC: Dual Buck with Low-V<sub>IN</sub> LDO

## Typical Characteristics—LDO

LDO Output Voltage Noise



# LDO Power Supply Rejection Ratio, PSRR (I<sub>OUT3</sub> = 10mA; BW: 100~300KHz)



## Functional Block Diagram



#### **Functional Description**

The AAT2782 is a 3-channel high performance power management IC. Channel 1 is a 1200mA step-down converter. Channel 2 is a 600mA step-down converter. Channel 3 is a 400mA LDO regulator with low-input voltage capability and low output noise for sensitive analog applications.

The low input voltage capability of the LDO regulator allows the step-down converter to be tied directly to the LDO input. This configuration provides the efficiency benefits of a switching converter plus the low noise benefits of a LDO (low drop-out) regulator.

#### Channel 1 and 2: 1200/600mA Step-Down (Buck) Converters

The AAT2782 Channel 1 and 2 step-down converters are peak current mode PWM converters operating at 1.3MHz frequency. The input voltage range is 2.7V to 5.5V. The output voltage range is 0.6V to  $V_{\rm IN}$  and is adjustable with an external resistor divider. The converters provide internal compensation. Power devices are sized for 1A output current while maintaining over 85% efficiency at full load. Peak efficiency is above 95%. Light load efficiency is maintained at greater than 80% down to 85% of full load current. Channel 2 has excellent transient response and load and line regulation. Transient response time is typically less than 20 $\mu$ s.

The enable inputs, when pulled low, force the converter into a low power non-switching state consuming less than  $1\mu A$  of current.

For overload conditions, the peak input current is limited. Also, thermal protection completely disables switching if internal dissipation becomes excessive, thus protecting the device from damage. The junction overtemperature threshold is 130°C with 20°C of hysteresis. Under-voltage lockout (UVLO) guarantees sufficient  $V_{\rm IN}$  bias and proper operation of all internal circuits prior to activation.

#### Control Loop

The AAT2782 is a peak current mode step-down converter. The current through the P-channel MOSFET (high side) is sensed for current loop control, as well as short-circuit and overload protection. A fixed slope compensa-

tion signal is added to the sensed current to maintain stability for duty cycles greater than 50%. The peak current mode loop appears as a voltage-programmed current source in parallel with the output capacitor. The output of the voltage error amplifier programs the current mode loop for the necessary peak switch current to force a constant output voltage for all load and line conditions. Internal loop compensation terminates the transconductance voltage error amplifier output. The reference voltage is internally set to program the converter output voltage greater than or equal to 0.6V.

#### Soft Start/ Enable

Soft start limits the current surge seen at the input and eliminates output voltage overshoot. When pulled low, the enable input forces the AAT2782 into a low-power, non-switching state. The total input current during shutdown is less than  $1\mu$ A.

#### **Low Dropout Operation**

For conditions where the input voltage drops to the output voltage level, the converter duty cycle increases to 100%. As the converter approaches the 100% duty cycle, the minimum off-time initially forces the high side on-time to exceed the 1.3MHz clock cycle and reduces the effective switching frequency. Once the input drops below the level where the converter can regulate the output, the high side P-channel MOSFET is enabled continuously for 100% duty cycle. At 100% duty cycle the output voltage tracks the input voltage minus the I\*R drop of the high side P-channel MOSFET.

# Current Limit and Over-Temperature Protection

For overload conditions, the peak input current is limited. To minimize power dissipation and stresses under current limit and short-circuit conditions, switching is terminated after entering current limit for a series of pulses. Switching is terminated for seven consecutive clock cycles after a current limit has been sensed for a series of four consecutive clock cycles. Thermal protection completely disables switching when internal dissipation becomes excessive. The junction over-temperature threshold is 130°C with 20°C of hysteresis. Once an over-temperature or over-current fault conditions is removed, the output voltage automatically recovers.

#### **Under-Voltage Lockout**

Internal bias of all circuits is controlled via the VIN input. Under-voltage lockout (UVLO) guarantees sufficient  $V_{\text{IN}}$  bias and proper operation of all internal circuitry prior to activation.

#### **Component Selection**

#### Inductor Selection—Channel 1

The step-down converter uses peak current mode control with slope compensation to maintain stability for duty cycles greater than 50%. The output inductor value must be selected so the inductor current down slope meets the internal slope compensation requirements. The inductor should be set equal to the output voltage numeric value in µH. This guarantees that there is sufficient internal slope compensation. Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor. For Channel 1, the 1.5µH LQH32PN1R5NN0L series Murata inductor has a  $57m\Omega$  worst case DCR and a 1.75A DC current rating. At full 1.2A load, the inductor DC loss is 128mW which gives 9% loss in efficiency for a 1.2A, 1.2V output.

#### Inductor Selection—Channel 2

The step-down converter uses peak current mode control with slope compensation to maintain stability for duty cycles greater than 50%. The output inductor value must be selected so the inductor current down slope meets the internal slope compensation requirements. The internal slope compensation for the adjustable and low voltage fixed versions of the AAT2782 is  $0.6A/\mu s$ . This equates to a slope compensation that is 75% of the inductor current down slope for a 1.8V output and  $2.2\mu H$  inductor.

$$m = \frac{0.75 \cdot V_{O}}{L} = \frac{0.75 \cdot 1.8V}{2.2\mu H} = 0.6 \frac{A}{\mu s}$$

$$L = \frac{0.75 \cdot V_{O}}{m} = \frac{0.75 \cdot V_{O}}{0.6 \frac{A}{\mu s}} \quad 1.2 \frac{\mu s}{A} \cdot V_{O}$$

$$= 1.2 \frac{\mu s}{A} 1.7 V = 2.0 \mu H$$

In this case a standard  $2.2\mu H$  value is selected. Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the inductor's saturation characteristics. The inductor should not show any appreciable saturation under all normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor.

For Channel 2, the  $2.2\mu H$  NLCV32T-2R2M series TDK inductor has a  $130m\Omega$  worst case DCR and a 770mA DC current rating. At full 600mA load, the inductor DC loss is 47mW which gives less than 3% loss in efficiency for a 600mA, 3.3V output.

#### Input Capacitor

Select a  $10\mu F$  to  $22\mu F$  X7R or X5R ceramic capacitor for the VP1 and VP2 inputs. To estimate the required input capacitor size, determine the acceptable input ripple level ( $V_{PP}$ ) and solve for C. The calculated value varies with input voltage and is a maximum when  $V_{\rm IN}$  is double the output voltage.

$$C_{IN} = \frac{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}{\frac{V_{PP}}{I_{O}} - ESR \cdot F_{OSC}}$$

$$\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right) = \frac{1}{4} \text{ for } V_{IN} = 2 \cdot V_{O}$$

$$C_{IN(MIN)} = \frac{1}{\left(\frac{V_{PP}}{I_{O}} - ESR\right) \cdot 4 \cdot F_{OSC}}$$

Always examine the ceramic capacitor DC voltage coefficient characteristics when selecting the proper value. For example, the capacitance of a  $10\mu\text{F}$ , 6.3V, X5R ceramic capacitor with 5.0V DC applied is actually about  $6\mu\text{F}$ . The maximum input capacitor RMS current is:

$$I_{RMS} = I_{O} \cdot \sqrt{\frac{V_{O}}{V_{IN}} \cdot \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$

The input capacitor RMS ripple current varies with the input and output voltage and will always be less than or equal to half of the total DC load current.

$$\sqrt{\frac{V_o}{V_{IN}} \cdot \left(1 - \frac{V_o}{V_{IN}}\right)} = \sqrt{D \cdot (1 - D)} = \sqrt{0.5^2} = \frac{1}{2}$$

for  $V_{IN} = 2 \cdot V_{O}$ 

$$I_{RMS(MAX)} = \frac{I_O}{2}$$

The term  $\frac{V_o}{V_{IN}} \cdot \left(1 - \frac{V_o}{V_{IN}}\right)$  appears in both the input voltage ripple and input capacitor RMS current equations and is a maximum when  $V_0$  is twice  $V_{IN}$ . This is why the input voltage ripple and the input capacitor RMS current ripple are a maximum at 50% duty cycle. The input capacitor provides a low impedance loop for the edges of pulsed current drawn by the AAT2782. Low ESR/ESL X7R and X5R ceramic capacitors are ideal for this function. To minimize stray inductance, the capacitor should be placed as closely as possible to the IC. This keeps the high frequency content of the input current localized, minimizing EMI and input voltage ripple. The proper placement of the input capacitor (C1) can be seen in the evaluation board layout in the Layout section of this datasheet (see Figure 2). A laboratory test set-up typically consists of two long wires running from the bench power supply to the evaluation board input voltage pins. The inductance of these wires, along with the low-ESR ceramic input capacitor, can create a high Q network that may affect converter performance. This problem often becomes apparent in the form of excessive ringing in the output voltage during load transients. Errors in the loop phase and gain measurements can also result. Since the inductance of a short PCB trace feeding the input voltage is significantly lower than the power leads from the bench power supply, most applications do not exhibit this problem. In applications where the input power source lead inductance cannot be reduced to a level that does

not affect the converter performance, a high ESR tantalum or aluminum electrolytic should be placed in parallel with the low ESR/ESL bypass ceramic capacitor. This dampens the high Q network and stabilizes the system.

#### **Output Capacitor—Channel 1**

The output capacitor limits the output ripple and provides holdup during large load transitions. A  $10\mu F$  to  $22\mu F$  X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple. The output voltage droop due to a load transient is dominated by the capacitance of the ceramic output capacitor. During a step increase in load current, the ceramic output capacitor alone supplies the load current until the loop responds. Within two or three switching cycles, the loop responds and the inductor current increases to match the load current demand. The relationship of the output voltage droop during the three switching cycles to the output capacitance can be estimated by:

$$C_{OUT} = \frac{3 \cdot \Delta I_{LOAD}}{V_{DROOP} \cdot F_{OSC}}$$

Once the average inductor current increases to the DC load level, the output voltage recovers. The above equation establishes a limit on the minimum value for the output capacitor with respect to load transients. The internal voltage loop compensation also limits the minimum output capacitor value to  $10\mu F$ . This is due to its effect on the loop crossover frequency (bandwidth), phase margin, and gain margin. Increased output capacitance will reduce the crossover frequency with greater phase margin.

#### Output Capacitor—Channel 2

The output capacitor limits the output ripple and limits droop during large load transitions. A  $4.7\mu\text{F}$  to  $10\mu\text{F}$  X5R or X7R ceramic capacitor typically provides sufficient bulk capacitance to stabilize the output during large load transitions and has the ESR and ESL characteristics necessary for low output ripple.

#### **Adjustable Output Resistor Selection**

The output voltages on the two AAT2782 buck converters are programmed with external feedback resistors R3, R5 and R2, R4. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R2, R4 is  $59 \mathrm{k}\Omega$ . Although a larger value will further

reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. Table 1 summarizes the resistor values for various output voltages with R2, R4 set to either  $59k\Omega$  for good noise immunity or  $221k\Omega$  for reduced no load input current.

$$V_{OUT} = 0.6V \cdot \left(1 + \frac{R3, R5}{R2, R4}\right)$$

| V <sub>оит</sub> (V) | R2, R4 = $59kΩ$<br>R3, R5 ( $kΩ$ ) | R2, R4 = 221kΩ<br>R3, R5 (kΩ) |
|----------------------|------------------------------------|-------------------------------|
| 0.8                  | 19.6                               | 75                            |
| 0.9                  | 29.4                               | 113                           |
| 1.0                  | 39.2                               | 150                           |
| 1.1                  | 49.9                               | 187                           |
| 1.2                  | 59.0                               | 221                           |
| 1.3                  | 68.1                               | 261                           |
| 1.4                  | 78.7                               | 301                           |
| 1.5                  | 88.7                               | 332                           |
| 1.8                  | 118                                | 442                           |
| 1.85                 | 124                                | 464                           |
| 2.0                  | 137                                | 523                           |
| 2.5                  | 187                                | 715                           |
| 3.3                  | 267                                | 1000                          |

Table 1: AAT2782 Resistor Values for Various Output Voltages.

# Channel 3: 400m A Low Dropout (LDO) Converter

The Channel 3 LDO converter can operate independently or can be used to post-regulate one of the step-down buck converters and provide a quiet output voltage. The input voltage can be as low as 1.7V for an output voltage of 1.2V; 2.5V, 2.8V, and 3.3V versions are also available. The output current is 400mA. If the channel 2 buck converter efficiency at full load is 85% and the LDO efficiency is 70%, the combined post-regulated efficiency would be  $\sim$ 60%. If the LDO is used to post-regulate from a buck, then EN3 should be brought high after the buck comes into regulation.

#### **Component Selection**

#### **Input Capacitor**

Typically, a  $10\mu F$  or larger capacitor is required for  $C_{IN}$  in most applications and capacitance value of greater than or equal to the value of the output capacitor is recommended. A  $C_{IN}$  capacitor is required for basic LDO regula-

tor operation. If the AAT2782 is physically located more than three centimeters from an input power source, a C<sub>IN</sub> capacitor will be needed for stable operation.  $C_{\text{IN}}$  should be located as closely to the device VIN3 pin as practically possible. C<sub>IN</sub> values greater than 10µF will offer superior input line transient response and will assist in maximizing the highest possible power supply ripple rejection. Ceramic, tantalum, or aluminum electrolytic capacitors may be selected for C<sub>IN</sub>. There is no specific capacitor ESR requirement for  $C_{\text{IN}}$ . However, for 400mA LDO regulator output operation, ceramic capacitors are recommended for C<sub>IN</sub> due to their inherent capability over tantalum capacitors to withstand input current surges from low impedance sources such as batteries in portable devices. Care should also be taken when choosing the voltage rating for the capacitors. A 6.3V rated capacitor should not be used to bypass a 5V input. In such cases, a 10V rated capacitor should be used.

#### **Output Capacitor**

For proper load voltage regulation and operational stability, a capacitor is required between pins VOUT3 and GND. The  $C_{\text{OUT3}}$  capacitor connection to the LDO regulator ground pin should be made as direct as practically possible for maximum device performance. The AAT2782 has been specifically designed to function with very low ESR ceramic capacitors. For best performance, ceramic capacitors are recommended. Typical output capacitor values for maximum output current conditions range from 4.7µF to  $10\mu\text{F}$ . Applications utilizing the exceptionally low output noise and optimum power supply ripple rejection characteristics of the AAT2782 should use  $10\mu\text{F}$  or greater for  $C_{\text{OUT3}}$ . If desired,  $C_{\text{OUT3}}$  may be increased without limit.

#### Thermal Calculations

There are three types of losses associated with the AAT2782 step-down converters: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the  $R_{DS(ON)}$  characteristics of the power output switching devices. Switching losses are dominated by the gate charge of the power output switching devices. At full load, assuming continuous conduction mode (CCM), a simplified form of the losses for each step-down is given by:

$$\begin{split} P_{\text{TOTAL(Step-down)}} &= \frac{I_{\text{O}}^2 \cdot (R_{\text{DS(ON)H}} \cdot V_{\text{O}} + R_{\text{DS(ON)L}} \cdot [V_{\text{IN}} - V_{\text{O}}])}{V_{\text{IN}}} \\ &+ [(t_{\text{sw}} \cdot F_{\text{OSC}} \cdot I_{\text{OUT}} + I_{\text{Q}}) \cdot V_{\text{IN}}] \end{split}$$

 $I_{\text{Q}}$  is the step-down converter quiescent current. The term  $t_{\text{sw}}$  is used to estimate the full load step-down converter switching losses. For the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to:

$$P_{TOTAL(Step-down)} = I_O^2 \cdot R_{DSON(H)} + I_Q \cdot V_{IN}$$

Since  $R_{DS(ON)}$ , quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range.

The AAT2782 LDO is designed to deliver a continuous output load current up to 400mA under normal operating conditions. The limiting characteristic for the maximum output load safe operating area is essentially package power dissipation and the internal preset thermal limit of the device. In order to obtain high operating currents, careful device layout and circuit operating conditions must be taken into account.

This calculation accounts for the total power dissipation of the LDO regulator, including that caused by ground current.

$$P_{TOTAL(I,DO)} = (V_{IN3} - V_{OUT3})I_{OUT3} + (V_{IN3} - I_{O3})$$

Add the total losses of the two step-down converters and the LDO to determine the max junctions temperature. The maximum junction temperature can be derived from the  $\Theta_{JA}$  for the TDFN34-16 which is 50°C/W.

$$T_{J(MAX)} = P_{TOTAL} \cdot \Theta_{JA} + T_{AMB}$$

#### Layout

The suggested PCB layout for the AAT2782 is shown in Figures 2 and 3. The following guidelines should be used to help ensure a proper layout.

- 1. The power input capacitors (C6) should be connected as closely as possible to VP1 and VP2, The LDO input capacitor (C3) should be close to VIN3 as shown in Figure 2. Due to the pin placement of VP1, VP2 and VIN3 for all converters, proper decoupling is not possible with just one input capacitor.
- 2. C4 is a bypass capacitor for the VIN supply pin for the device.
- C8 and L1, C5 and L2 should be connected as closely as possible. The connection of L1 and L2 to the LX1 and LX2 pins should be as short as possible.
- 4. The feedback trace or FB pin should be separate from any power trace and connect as closely as possible to the load point. Sensing along a high-current load trace will degrade DC load regulation.
- 5. The resistance of the trace from the load returns to GND1, GND2, and AGND should be kept to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground.
- 6. Connect unused signal pins to ground to avoid unwanted noise coupling.
- 7. For good thermal coupling, PCB vias are required from the pad for the TDFN paddle to the ground plane. The via diameter should be 0.3mm to 0.33mm and positioned on a 1.2mm grid.

#### **AAT2782 Schematic**



| Symbol                                                                  | Part Number    | Description                                                                            | Quantity |
|-------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------|----------|
| U1                                                                      | AAT2782        | Skyworks AAT2782 Two Buck, One LDO 3x4 TDFN                                            | 1        |
| NLCV32T-2R2M TDK 2.2 $\mu$ H Chip Inductor, I <sub>SAT</sub> = 770mA, 3 |                | TDK 2.2 $\mu$ H Chip Inductor, I <sub>SAT</sub> = 770mA, 3.2x2.5x2.2mm                 |          |
| L2                                                                      | 744028002      | Wurth 2.2 $\mu$ H Inductor, I <sub>SAT</sub> = 1A, 2.8 $\times$ 2.8 $\times$ 1.1 $m$ m | 1        |
|                                                                         | LQM2HPN2R2MG0  | Murata 2.2 $\mu$ H Inductor, I <sub>SAT</sub> = 1.3A, 2.5 $x$ 2.0 $x$ 0.9 $m$ m        |          |
| L1                                                                      | LQH32PN1R5NN0L | Murata 1.5 $\mu$ H Inductor, I <sub>SAT</sub> = 1.75A, 3.2x2.5x1.7mm                   | 1        |
| C2, C6, C8                                                              |                | Generic, MLC, 0603, 10µF/6.3V Cap                                                      | 3        |
| C3                                                                      |                | Generic, MLC, 0603, 10μF/10V Cap                                                       | 1        |
| C5                                                                      |                | Generic, MLC, 0603, 4.7μF/6.3V Cap                                                     | 1        |
| C9                                                                      |                | Generic, MLC, 0402, 56pF/50V                                                           | 1        |
| R2-R6                                                                   |                | Generic, 0402 Resistors                                                                | 6        |



Figure 2: AAT2782 Evaluation Board Component Side Layout.



Figure 3: AAT2782 Evaluation Board Solder Side Layout.

#### Ordering Information

|           | Voltage   |           |           |                      |                                          |
|-----------|-----------|-----------|-----------|----------------------|------------------------------------------|
| Package   | Channel 1 | Channel 2 | Channel 3 | Marking <sup>1</sup> | Part Number (Tape and Reel) <sup>2</sup> |
| TDFN34-16 | 0.6       | 0.6       | 1.2       | 3ZXYY                | AAT2782I RN-AAE-T1                       |



Skyworks Green<sup>TM</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green*<sup>TM</sup>, document number SQ04-0074.

| Legend           |      |  |  |  |
|------------------|------|--|--|--|
| Voltage          | Code |  |  |  |
| Adjustable (0.6) | Α    |  |  |  |
| 1.2              | E    |  |  |  |

#### **Package Information**



All dimensions in millimeters.

<sup>1.</sup> XYY = assembly and date code.

<sup>2.</sup> Sample stock is generally held on part numbers listed in BOLD.

<sup>3.</sup> The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.

**DATA SHEET** 

**AAT2782** 

Triple-Output PMIC: Dual Buck with Low-V, LDO

Copyright © 2012 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers sand may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, and "Breakthrough Simplicity" are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.