|
|
 |
pmc
|
Part No. |
1991797
|
OCR Text |
............................... 10 implementing DS-1/0 CARDS WITH PROTECTION ...................... 12
4
FABRIC ARCHITECTURES ............................................................................................ 14 4.1 SINGLE STAG... |
Description |
From old datasheet system
|
File Size |
434.58K /
54 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Xilinx
|
Part No. |
XCR5064 DS043
|
OCR Text |
...nal sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates, the dynamic power is also substantially lower than any competing DS043 (v1.3... |
Description |
Product Specification From old datasheet system
|
File Size |
250.17K /
14 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Xilinx
|
Part No. |
XCR3320 DS033
|
OCR Text |
...nal sense amplifier methods for implementing product terms (a technique that has been used since the bipolar era) with a cascaded chain of pure CMOS gates, both standby and dynamic power are dramatically reduced when compared to other CPLDs... |
Description |
Product Specification From old datasheet system
|
File Size |
362.82K /
43 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Xilinx
|
Part No. |
XCR5128C DS042
|
OCR Text |
...nal sense amplifier methods for implementing product terms (a technique that has been used in PLDs since the bipolar era) with a cascaded chain of pure CMOS gates, the dynamic power is also substantially lower than any competing CPLD. These... |
Description |
with Enhanced Clocking From old datasheet system
|
File Size |
338.66K /
19 Page |
View
it Online |
Download Datasheet
|
|
|
 |
STMicroelectronics N.V. Atmel Corp
|
Part No. |
AT40K05 AT40K05LV AT40K10LV AT40K20LV AT40K40LV
|
OCR Text |
...(DSP/processorbased) designs by implementing a variety of computation intensive, arithmetic functions. These include adaptive finite impulse response (FIR) filters, fast Fourier transforms (FFT), convolvers, interpolators and discrete-cosin... |
Description |
AT40K05/10/20/40(LV) Summary [Updated 5/02. 4 Pages] 5K - 50K Gate FPGA with DSP Optimized Core Cell and Distributed FreeRam. AT40K05/10/20/40(吕)摘要[更新5 / 024页] 5K - 5万门的FPGA与DSP优化的核心细胞和分布式FreeRam From old datasheet system
|
File Size |
54.84K /
4 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|