|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
CXD2452R Timing Generator for Progressive Scan CCD Image Sensor Description The CXD2452R is a timing generator which generates the timing pulses for performing progressive scan readout for digital still cameras and personal computer image input applications using the ICX098AK CCD image sensor. Features * Base oscillation frequency 36.81MHz (2340fH) * Monitoring readout allowed * High-speed/low-speed electronic shutter function * Horizontal driver for CCD image sensor * Signal processor IC system clock generation 1170fH, 780fH * Vertical/horizontal sync (SSG) timing generation Applications * Digital still cameras * Personal computer image input Structure Silicon gate CMOS IC Pin Configuration EBCKSM HRO VDD6 VSS5 FRO SEN CLD SSK HRI RST 48 pin LQFP (Plastic) Absolute Maximum Ratings Vss - 0.5 to +7.0 * Supply voltage VDD * Input voltage VI Vss - 0.5 to VDD + 0.5 * Output voltage VO Vss - 0.5 to VDD + 0.5 * Operating temperature Topr -20 to +75 * Storage temperature Tstg -55 to +150 Recommended Operating Conditions * Supply voltage VDDa, VDDb, VDDc, VDDd 3.0 to 3.6 * Operating temperature Topr -20 to +75 V V V C C V C 36 35 34 33 32 31 30 29 28 27 26 25 DSGAT 37 MCK 38 VSS6 39 XSUB 40 XV3 41 XSG2 42 XSG1 43 XV2 44 VDD7 45 XV1 46 OSCO 47 OSCI 48 1 2 3 4 5 6 7 8 9 10 11 12 24 VDD5 23 3/2MCK 22 1/2MCK 21 PBLK 20 VSS4 19 XRS 18 XSHD 17 16 XSHP VDD4 FRI Applicable CCD Image Sensors ICX098AK (Type 1/4 CCD) SSI 15 XCLPDM 14 13 VDD3 H2 3MCK VDD1 TEST WEN *Groups of pins enclosed in the fingure indicate sections for which power supply separationis possible. Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. XCLPOB VDD2 VSS1 VSS2 VSS3 RG H1 ID -1- E96830C9X CXD2452R Block Diagram XSHD XSHP 12 13 OSCI 48 9 17 18 19 46 44 41 43 42 OSCO 47 XV3 XSG1 RG XSG2 XRS XV1 H1 H2 XV2 40 XSUB 21 PBLK 3MCK 1 1/2 1/2 1/3 Pulse Generator 15 XCLPDM 7 XCLPOB ID WEN Latch HRI differential Latch Latch SSG 1/390 Register 1/2 1/525 31 32 33 34 5 25 37 30 3/2MCK 23 1/2MCK 22 4 3 CLD 35 MCK 38 6 8 14 VDD 16 24 26 45 27 SSI 28 SSK 29 SEN 2 10 VSS 11 20 36 39 HRO FRO HRI FRI -2- EBCKSM DSGAT TEST RST CXD2452R Pin Description Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Symbol 3MCK Vss1 WEN ID TEST VDD1 XCLPOB VDD2 RG Vss2 Vss3 H1 H2 VDD3 XCLPDM VDD4 XSHP XSHD XRS Vss4 PBLK 1/2MCK 3/2MCK VDD5 RST VDD6 SSI SSK SEN EBCKSM FRO I/O I -- O O I -- O -- O -- -- O O -- O -- O O O -- O O -- -- I -- I I I I O Internal main clock. (2340fH) GND Memory write timing. Stop control possible using the serial interface data. Vertical direction line identification pulse output. Stop control possible using the serial interface data. IC test pin; normally fixed to GND. (With pull-down resistor) 3.3V power supply. (Power supply for common logic block) CCD optical black signal clamp pulse output. Stop control possible using the serial interface data. 3.3V power supply. (Power supply for RG) CCD reset gate pulse output. (780fH) GND GND CCD horizontal register drive clock output. (780fH) CCD horizontal register drive clock output. (780fH) 3.3V power supply. (Power supply for H1/H2) Pulse output for dummy bit block clamp . 3.3V power supply. (Power supply for CDS system) Precharge level sample-and-hold pulse output. (780fH) Data level sample-and-hold pulse output. (780fH) Sample-and-hold pulse output for analog/digital conversion phase alignment. (780fH) GND Pulse output for horizontal and vertical blanking interval pulse cleaning. Horizontal direction pixel identification pulse output. Stop control possible using the serial interface data. System clock output for signal processing IC (1170fH). Stop control possible using the serial interface data. 3.3V power supply. (Power supply for common logic block) Internal system reset input. High: Normal status, Low: Reset status Always input one reset pulse after power-on. 3.3V power supply. (Power supply for common logic block) Serial interface data input for internal mode settings. Serial interface clock input for internal mode settings. Serial interface strobe input for internal mode settings. CHKSUM enable. (With pull-down resistor) High: Sum check invalid, Low: Sum check valid Vertical sync signal output. Stop control possible using the serial interface data. -3- Description CXD2452R Pin No. 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 Symbol HRO HRI FRI CLD VSS5 DSGAT MCK Vss6 XSUB XV3 XSG2 XSG1 XV2 VDD7 XV1 OSCO OSCI I/O O I I O -- I O -- O O O O O -- O O I Description Horizontal sync signal output. Stop control possible using the serial interface data. Horizontal sync signal input. Vertical sync signal input. Clock output for analog/digital conversion IC. (780fH) Phase adjustment in 60 units possible using the serial interface data. GND Control input used to stop pulse generation for CCD image sensor, sample-andhold IC and analog/digital conversion IC. High: Normal status, Low: Stop status Controlled pulse can be changed using the serial interface data. System clock output for signal processor IC. (780fH) GND Pulse output for electronic shutter. CCD vertical register drive pulse output. CCD sensor readout pulse output. CCD sensor readout pulse output. CCD vertical register drive pulse output. 3.3V power supply. (Power supply for common logic block) CCD vertical register drive pulse output. Inverter output for oscillation. Inverter input for oscillation. -4- CXD2452R Electrical Characteristics DC Characteristics Item Supply voltage 1 Supply voltage 2 Supply voltage 3 Supply voltage 4 VDD2 VDD3 VDD4 VDD1, VDD5, VDD6, VDD7 Pins Symbol VDDa VDDb VDDc VDDd VIH1 VIL1 VIH2 VIL2 TEST VIH3 VIL3 RG VOH1 VOL1 H1, H2 XSHP, XSHD, XRS, PBLK, XCLPDM 3/2MCK, MCK, CLD 1/2MCK VOH2 VOL2 VOH3 VOL3 VOH4 VOL4 VOH5 VOL5 XV1, XV2, XV3, VOH6 XSUB, XSG1, XSG2, XCLPOB, VOL6 ID, WEN FRO, HRO VOH7 VOL7 Feed current where IOH = -3.3mA Pull-in current where IOL = 2.4mA Feed current where IOH = -10.4mA VDDb - 0.8 Pull-in current where IOL = 7.2mA Feed current where IOH = -3.3mA Pull-in current where IOL = 2.4mA Feed current where IOH = -10.4mA VDDd - 0.8 Pull-in current where IOL = 7.2mA Feed current where IOH = -3.3mA Pull-in current where IOL = 2.4mA Feed current where IOH = -2.4mA Pull-in current where IOL = 4.8mA Feed current where IOH = -3.6mA Pull-in current where IOL = 7.2mA VDDd - 0.8 0.4 VDDd - 0.8 0.4 VDDd - 0.8 0.4 0.4 VDDc - 0.8 0.4 0.4 VDDa - 0.8 0.4 0.7VDDd 0.3VDDd 0.8VDDd 0.2VDDd (Within the recommended operating conditions) Conditions Min. 3.0 3.0 3.0 3.0 0.8VDDd 0.2VDDd Typ. 3.3 3.3 3.3 3.3 Max. 3.6 3.6 3.6 3.6 Unit V V V V V V V V V V V V V V V V V V V V V V V V RST, DSGAT, Input voltage 11 SSI, SSK, SEN, FRI, HRI Input voltage 21 2 Input voltage 32 Output voltage 1 Output voltage 2 Output voltage 3 Output voltage 4 Output voltage 5 Output voltage 6 Output voltage 7 EBCKSM 1 These input pins do not have protective diodes on the internal power supply side. 2 These input pins have internal pull-down resistors. 3 The above table indicates the condition for 3.3V drive. -5- CXD2452R Inverter I/O Characteristics for Oscillation Item Logical Vth Input voltage OSCI OSCI Pins Symbol LVth VIH VIL VOH Output voltage OSCO VOL Feedback resistor OSCI, OSCO RFB f (Within the recommended operating conditions) Conditions Min. Typ. VDDd/2 0.7VDDd 0.3VDDd Feed current where IOH = -6.0mA Pull-in current where IOL = 6.0mA VIN = VDDd or Vss 500k 20 2M VDDd/2 VDDd/2 5M 50 Max. Unit V V V V V MHz Oscillation frequency OSCI, OSCO Inverter Input Characteristics for Base Oscillation Clock Duty Adjustment (Within the recommended operating conditions) Item Logical Vth Input voltage Input amplitude 3MCK Pins Symbol LVth VIH VIL VIN fmax 50MHz sine wave 0.3 0.7VDDd 0.3VDDd Conditions Min. Typ. VDDd/2 Max. Unit V V V Vp-p 1 Input voltage is the input voltage characteristics for direct input from an external source. Input amplitude is the input amplitude characteristics in the case of input through capacitor. -6- CXD2452R AC Characteristics 1) AC characteristics between the serial interface clocks 0.8VDDd 0.2VDDd 0.8VDDd 0.2VDDd ts1 SEN SEN ts2 0.2VDDd ts3 0.8VDDd th2 th1 SSI SSK (Within the recommended operating conditions) Symbol Definition SSI setup time, activated by the rising edge of SSK SSI hold time, activated by the rising edge of SSK SSK setup time, activated by the rising edge of SEN SSK hold time, activated by the rising edge of SEN SEN setup time, activated by the rising edge of SSK Min. 20 20 20 20 20 Typ. Max. Unit ns ns ns ns ns ts1 th1 ts2 th2 ts3 2) Serial interface clock internal loading characteristics Example: During recording drive mode FRI HRI XSG1 Enlarged view HRI XSG1 SEN 0.8VDDd 0.2VDDd ts4 th4 0.2VDDd Note) Be sure to maintain a constantly high SEN logic level near the HRI fall immediately before XSG1 generation. (Within the recommended operating conditions) Symbol Definition SEN setup time, activated by the falling edge of HRI SEN hold time, activated by the falling edge of HRI Min. 0 0 Typ. Max. Unit ns ns ts4 th4 -7- CXD2452R 3) Serial interface clock output variation characteristics Normally, the serial interface data is loaded to the CXD2452R at the timing shown in 2) above. However, one exception to this is when the data such as SSGSEL and STB is loaded to the CXD2452R and controlled at the rising edge of SEN. For STB, see control data D62 to D63 STB in "Description of Operation". SEN Output signal 0.8VDDd tpdPULSE (Within the recommended operating conditions) Symbol Definition Output signal delay, activated by the rising edge of SEN Min. 5 Typ. Max. 100 Unit ns tpdPULSE 4) RST loading characteristics RST 0.8VDDd 0.2VDDd tw1 (Within the recommended operating conditions) Symbol Definition RST pulse width Min. 35 Typ. Max. Unit ns tw1 5) Phase identification characteristics using FRI and HRI input When the HRI logic level is low tpd1 after the falling edge of FRI When the HRI logic level is high tpd1 after the falling edge of FRI FRI HRI 0.2VDDd tpd1 FRI HRI 0.2VDDd tpd1 The field is identified as an ODD field . The field is identified as an EVEN field . (Within the recommended operating conditions) Symbol Definition Field identification clock phase, activated by the falling edge of FRI Min. 1100 Typ. Max. 1300 Unit ns tpd1 -8- CXD2452R 6) FRI and HRI loading characteristics FRI, HRI 0.8VDDd ts5 th5 0.8VDDd MCK 0.8VDDd MCK load capacitance = 10pF (Within the recommended operating conditions) Symbol Definition FRI and HRI setup time, activated by the rising edge of MCK FRI and HRI hold time, activated by the rising edge of MCK Miin. 10 0 Typ. Min. Unit ns ns ts5 th5 7) Output timing characteristics using DSGAT DSGAT H1, H2, RG, XV1, XV2, XV3, XSUB, XSG1, XSG2, XSHP, XSHD, XRS, PBLK, XCLPDM, XCLPOB, CLD 0.2VDDd 0.2VDDd tpDSGAT H1 and H2 load capacitance = 100pF, RG load capacitance = 20pF, XV1, XV2, XV3, XSG1, XSG2, XSUB, XSHP, XSHD, XRS, PBLK, XCLPDM, XCLPOB and CLD load capacitance = 10pF (Within the recommended operating conditions) Symbol Definition Time until the above outputs go low after the fall of DSGAT Min. Typ. Max. 100 Unit ns tpDSGAT 8) Output variation characteristics MCK WEN, ID 0.8VDDd tpd2 WEN and ID load capacitance = 10pF (Within the recommended operating conditions) Symbol Definition Time until the above outputs change after the rise of MCK Miin. 20 Typ. Min. 40 Unit ns tpd2 -9- CXD2452R 9) H1 and RG waveform characteristics 0.9VDDb H1 0.1VDDb 0.9VDDa RG 0.1VDDa trRG 0.1VDDa tfRG trH1 tfH1 0.9VDDa 0.1VDDb 0.9VDDb VDDb = 3.3V, Topr = 25C, H1 and H2 load capacitance = 100pF, RG load capacitance = 20pF (Within the recommended operating conditions) Symbol Definition H1 rise time H1 fall time RG rise time RG fall time Min. Typ. 10 10 3 3 Max. Unit ns ns ns ns trH1 tfH1 trRG tfRG 10) I/O pin capacitance Symbol CIN COUT CI/O Input pin capacitance Output pin capacitance I/O pin capacitance Definition (Within the recommended operating conditions) Min. Typ. Max. 9 11 11 Unit pF pF pF - 10 - CXD2452R Description of Operation All pulses output from the CXD2452R are controlled by the RST and DSGAT pins and by the serial interface data shown below. The details of control by the serial interface data and a description of operation are as follows. SSI 00 01 02 03 04 05 06 07 08 09 10 11 58 59 60 61 62 63 64 65 66 67 68 69 70 71 SSK SEN The CXD2452R basically loads and reflects the serial interface data sent in the above format in the readout portion at the falling edge of HRI. Here, readout portion specifies the horizontal interval during which XSG1 rises. There are two types of serial interface data: drive control data and phase adjustment data. Hereafter, these data are distinguished by referring to the former as control data and the latter as adjustment data. An example of the initialization data for the CXD2452R control data is shown below. This data is based on the Application Circuit Block Diagram, so care should be taken as there are some differences from the RST pin initialization data. Concretely, the internal SSG operates, the XCLPOB and ID pulses are generated, and the 3/2 MCK pulse is stopped. This data shows the values when the EBCKSM pin is low and D64 to D71 CHKSUM is valid. MSB D71 D70 1 0 MSB D55 D54 1 1 MSB D39 D38 0 0 MSB D23 D22 0 0 MSB D07 D06 1 0 LSB D56 0 LSB D40 0 LSB D24 0 LSB D08 0 D69 1 D53 0 D37 0 D21 0 D05 0 D68 0 D52 1 D36 0 D20 0 D04 0 D67 1 D51 0 D35 0 D19 0 D03 0 D66 1 D50 0 D34 0 D18 0 D02 0 D65 0 D49 0 D33 0 D17 0 D01 0 D64 1 D48 0 D32 0 D16 0 LSB D00 1 D63 0 D47 0 D31 0 D15 0 D62 0 D46 0 D30 0 D14 0 D61 0 D45 0 D29 0 D13 0 D60 0 D44 0 D28 0 D12 0 D59 0 D43 0 D27 0 D11 0 D58 0 D42 0 D26 0 D10 0 D57 1 D41 0 D25 0 D09 0 The adjustment data does not normally need to be set. However, when adjustment is difficult due to the system configuration or for other reasons, the data considered most appropriate at that time should be set as the initialization data. - 11 - CXD2452R Control Data Data D00 to D07 D08 to D15 D16 to D17 D18 to D25 D26 to D35 D36 to D47 D48 D49 to D50 D51 D52 D53 D54 D55 D56 D57 D58 D59 D60 to D61 D62 to D63 D64 to D71 Symbol CHIP Function Chip switching Data = 0 Data = 1 When a reset All 0 See D00 to D07 CHIP. CTGRY Category switching See D08 to D15 CTGRY. All 0 SMD Electronic shutter mode setting See D16 to D35 Electronic shutter mode. See D16 to D35 Electronic shutter mode. See D16 to D35 Electronic shutter mode. All 0 Shut.FRM Electronic shutter vertical interval setting Electronic shutter horizontal interval setting All 0 Shut.HD All 0 -- EXPOSE -- PSMT SSGSEL WENSEL CLPSEL IDSEL HMCKSEL TMCKSEL HMCKREV TMCKREV DSG -- Recording exposure setting switching -- Drive mode switching Internal SSG operation switching WEN pulse operation switching XCLPOB pulse operation switching ID pulse operation switching 1/2MCK pulse operation switching 3/2MCK pulse operation switching -- OFF -- Monitoring OFF ON OFF OFF OFF ON -- ON -- Recording ON OFF ON ON ON OFF All 0 0 All 0 0 0 0 0 0 0 0 0 0 All 0 1/2MCK pulse reset polarity switching Positive polarity Negative polarity 2/3MCK pulse reset polarity switching Negative polarity Positive polarity Pulse generation control See D60 to D61 DSG table. STB IC pin status control See D62 to D63 STB table. All 0 CHKSUM Check sum bit See D64 to D71 CHKSUM. All 0 - 12 - CXD2452R Detailed Description of Each Data D00 to D07 CHIP The serial interface data is loaded to the CXD2452R when D00 and D07 are 1. However, this assumes that either the EBCKSM pin is low and D64 to D71 CHKSUM is satisfied or the EBCKSM pin is high. MSB D07 D06 1 0 LSB D00 1 Function Loading to the CXD2452R D05 0 D04 0 D03 0 D02 0 D01 0 Note that when SEN is shared with other ICs and indentification is performed using CHIP-ID, the CXD2452R data must be positioned immeditately before the load timing, that is to say at the very end. D08 to D15 CTGRY Of the data provided to the CXD2452R by the serial interface, the CXD2452R loads D16 and subsequent data to the control register side when D08 is 0, and to the adjustment register side when D08 is 1. However, this assumes that the CXD2452R is selected by CHIP and that either the EBCKSM pin is low and D64 to D71 CHKSUM is satisfied or the EBCKSM pin is high. MSB D15 D14 0 0 0 0 LSB D08 0 1 Function Loading to the control register side Loading to the adjustment register side D13 0 0 D12 0 0 D11 0 0 D10 0 0 D09 0 0 Note that the CXD2452R cannot apply both categories simultaneously during the same vertical interval. Also, care should be taken as the data is overwritten even if the same category is applied. D16 to D35 Electronic shutter mode The CXD2452R's electronic shutter mode can be switched as follows by SMD D16 to D17 . Handling of the data from D18 to D35 differs according to the mode, and is explained in detail below. D17 X 0 1 D16 0 1 1 Description of operation XSUB stopped mode High-speed/low-speed shutter mode HTSG control mode The electronic shutter data is expressed as shown in the table below using Shut.HD as an example. MSB D35 0 1 D34 1 D33 1 D32 1 C D31 0 D30 0 D29 0 D28 0 3 D27 1 LSB D26 1 Shut.HD is expressed as 1C3h . [XSUB stopped mode] During this mode, the data from D18 to D35 is invalid. The shutter speed is 1/60s during monitoring drive mode, and 1/30s during recording drive mode. - 13 - CXD2452R [High-speed/low-speed shutter mode] During this mode, the data has the following meanings. Symbol Shut.FRM Shut.HD Data D18 to D25 D26 to D35 Description Shutter speed data (number of vertical intervals) specification Shutter speed data (number of horizontal intervals) specification The CXD2452R does not distinguish between the high-speed shutter and low-speed shutter modes. The interval during which Shut.FRM and Shut.HD are specified together is the shutter speed. At this time, Shut.FRM controls the XSG1, XSG2 output, and Shut.HD controls the XSUB output. Concretely, when specifying high-speed shutter, Shut.FRM is set to 00h. (See the figure.) During low-speed shutter, or in other words when Shut.FRM is set to 01h or higher, the serial interface data is not loaded until this interval is finished. However, care should be taken as the vertical interval indicated here is set in 1/60s units when the drive mode is monitoring drive mode and 1/30s units during recording drive mode. For monitoring drive mode, care should be taken that shut.HD value is offset. This is because the same exposure time can be obtained for the same shut.HD data without depending on drive mode basically for highspeed shutter. Formula for calculating the electronic shutter speed: [Shut.FRM/Shut.HD] (unit: s) Monitoring drive mode: T = Shut.FRM1.66834104 + {(20Ch - Shut.HD)780 + 447} 81.510-3 (107h Shut.HD 20Ch) FRI XSG1 XSUB Shut.HD-106h SMD Shut. FRM Shut. HD WEN 01 00h 1A6h 01 01h 1DDh Shut.FRM 01 00h 1A6h During monitoring drive mode/low-speed shutter mode Recording drive mode: T = Shut.FRM3.33667104 + {(20Ch - Shut.HD)780 + 447} 81.510-3 (000h Shut.HD 20Ch) FRI XSG1 XSUB Shut.HD SMD Shut. FRM Shut. HD WEN 01 01h 1DDh Shut.FRM 01 00h 1A6h During recording drive mode/low-speed shutter mode - 14 - CXD2452R Electronic shutter speed table [Shut.FRM/Shut.HD] Shut.FRM Shut.HD 00h 00h 00h 00h 00h 00h 00h 00h 00h 20Ch 20Bh 209h 205h 1FDh 1EDh 1CEh 18Fh 16Fh Shutter speed (s) 1/27000 1/10000 1/4500 1/2000 1/1000 1/500 1/250 1/125 1/100 Calculation results (s) 1/27450 1/10000 1/4403 1/2077 1/1010 1/498 1/251 1/125 1/100 Shut.FRM Shut.HD 00h 01h 01h 02h 07h 09h 00h 00h 00h 107h1 20Ch 1D8h 20Ch 18Bh 109h 0D2h 083h 000h Shutter speed (s) 1/60 1/602 1/502 1/302 1/82 1/62 1/503 1/403 1/303 Calculation results (s) 1/60 1/60 1/50 1/30 1/8 1/6 1/50 1/40 1/30 1 One XSUB pulse is generated for odd fields and two for even fields. 2 These are the settings during monitoring drive mode. 3 These can only be specified during recording drive mode. Note) Input prohibited data: Monitoring drive mode Recording drive mode and monitoring drive mode 000h to 106h 20Dh to 3FFh [HTSG control mode] During this mode, the data from D18 to D35 is invalid. The shutter speed is the value obtained by adding the shutter speed specified in the preceding vertical interval to the vertical period during which XSG1 (and XSG2) is stopped as shown in the figure. FRI XSG1 XSUB Vck SMD WEN 01 11 01 During HTSG control mode - 15 - CXD2452R D48 EXPOSE 0: No operation 1: XSUB for recording exposure is generated. This control specification is such that one XSUB pulse is always generated during the horizontal interval immediately following the readout portion even if the electronic shutter speed is set to 1/60s (SMD = 00). This mode is closely related to D51 PSMT, so see D51 regarding the control. D51 PSMT 0: Driving is controlled in accordance with monitoring drive mode under the assumption that vertical/horizontal sync signals are input. 1: Driving is controlled in accordance with recording drive mode under the assumption that vertical/horizontal sync signals are input. See the timing charts for the vertical/horizontal sync signals in accordance with each mode. Note that when switching from monitoring drive to recording drive mode, the pixels decimated thus far must be cleaned. Concretely, this operation is supported by generating XSUB, but the CXD2452R facilitates this control by using D48 EXPOSE. (See the figure.) FRI XSG1 XSUB Exposure time WEN SMD EXPOSE PSMT Mode 00 0 0 Monitoring 00 1 0 Monitoring 00 0 1 Recording 00 0 0 Monitoring Image of switching from monitoring drive mode to recording drive mode D52 SSGSEL 0: Internal SSG functions are stopped. 1: Internal SSG functions operate, and FRO and HRO are generated. When generation is stopped, these pulses are fixed low. D53 WENSEL 0: WEN is generated. 1: WEN generation is stopped. When generation is stopped, operation is the same as for D52 SSGSEL. - 16 - CXD2452R D54 CLPSEL 0: XCPOB generation is stopped. 1: XCPOB is generated. When generation is stopped, operation is the same as for D52 SSGSEL. D55 IDSEL 0: ID generation is stopped. 1: ID is generated. When generation is stopped, operation is the same as for D52 SSGSEL. D56 HMCKSEL 0: 1/2MCK generation is stopped. 1: 1/2MCK is generated. When generation is stopped, operation is the same as for D52 SSGSEL. D57 TMCKSEL 0: 3/2MCK is generated. 1: 3/2MCK generation is stopped. When generation is stopped, operation is the same as for D52 SSGSEL. D58 HMCKREV 0: 1/2MCK reset when positive polarity. 1: 1/2MCK reset when negative polarity. D59 HMCKREV 0: 3/2MCK reset when negative polarity. 1: 3/2MCK reset when positive polarity. D60 to D61 DSG The CXD2452R can stop control to the CCD pulses and pulses for the sample-and-hold and analog/digital conversion ICs by setting the DSGAT pin low. Conversely, when the DSGAT pin is set high, the controlled pulses can be switched as follows using the serial interface data. D61 0 0 1 1 D60 0 1 0 1 No control performed CCD pulse control Sample-and-hold and analog/digital conversion IC pulse control CCD pulse and sample-and-hold and analog/digital conversion IC pulse control Operating mode Here, CCD pulses refer to the H1, H2, RG, XV1, XV2, XV3, XSUB, XSG1 and XSG2 pulses. Sample-and-hold and analog/digital conversion IC pulses refer to the XSHP, XSHD, XRS, PBLK, XCLPOB, XCLPDM and CLD pulses. See 7) Output timing characteristics using DSGAT of "AC Characteristics" for the stop control status of each pulse. - 17 - CXD2452R D62 to D63 STB This switches the operating mode as shown below. However, the IC pin status control bit is loaded to the CXD2452R and controlled immediately at the rise of the SEN input. D63 X 0 1 D62 0 1 1 Symbol CAMERA SLEEP STNBY Operating mode Normal operation mode Sleep mode1 Standby mode 1 Mode for the status which does not require CCD drive when playing back recorded data within the system. The pin status during each mode is shown in the table below. Pin 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 Symbol 3MCK Vss1 WEN ID TEST VDD1 XCLPOB VDD2 RG Vss2 Vss3 H1 H2 VDD3 XCLPDM VDD4 XSHP XSHD XRS Vss4 PBLK 1/2MCK 3/2MCK VDD5 ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT CAMERA ACT SLEEP ACT -- L L -- -- L -- L -- -- L L -- L -- L L L -- L L ACT -- L L L L L L L L L L L L L STNBY ACT Pin 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 Symbol RST VDD6 SSI SSK SEN EBCKSM FRO HRO HRI FRI CLD VSS5 DSGAT MCK Vss6 XSUB XV3 XSG2 XSG1 XV2 VDD7 XV1 OSCO OSCI ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT ACT CAMERA ACT SLEEP ACT -- ACT ACT ACT ACT ACT ACT ACT ACT L -- ACT ACT -- L L L L L -- L ACT ACT L ACT ACT L L L L L ACT L ACT ACT ACT ACT L L ACT ACT L STNBY ACT Note) ACT means that the circuit is operating. L indicates a low output level in the controlled status. - 18 - CXD2452R D64 to D71 CHKSUM This is the check sum bit. Apply the data shown below. MSB D07 D15 D23 D31 D39 D47 D55 D63 D71 0 LSB D00 D08 D16 D24 D32 D40 D48 D56 D64 0 +) D06 D14 D22 D30 D38 D46 D54 D62 D70 0 D05 D13 D21 D29 D37 D45 D53 D61 D69 0 D04 D12 D20 D28 D36 D44 D52 D60 D68 0 D03 D11 D19 D27 D35 D43 D51 D59 D67 0 D02 D10 D18 D26 D34 D42 D50 D58 D66 0 D01 D09 D17 D25 D33 D41 D49 D57 D65 0 CHKSUM Reflected when the total is 0. - 19 - Chart-1 ICX098AK Vertical Direction Timing Chart MODE (Base oscillation frequency: 2340fH) Recording drive mode Applicable CCD image sensor FRI 525 1 525 1 HRI XSG1 XSG2 XSUB XV1 XV2 XV3 RBR BR BRB BRB RB 490491492493494 1 2 1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 8 - 20 - R 1 CCD OUT PBLK XCLPOB XCLPDM ID WEN The number of XSUB pulses is determined by the serial interface data. This chart shows the case where Shut.HD = 20Ch and XSUB pulses are generated over the entire horizontal interval. In addition to the phase relationship between FRI and HRI shown above, the phases may also be offset by 1/2 horizontal interval. In any case, the readout interval is the 9th HRI fall counted from the fall of FRI. Note that R and B of CCDOUT indicate lines containing these components, and do not mean the lead pixel component of that line. CXD2452R Chart-2 ICX098AK Vertical Direction Timing Chart MODE (Base oscillation frequency: 2340fH) Monitoring drive mode Applicable CCD image sensor FRI 262 525 1 HRI XSG1 XSG2 XSUB XV1 XV2 XV3 RBRBRBRBRBRBRBR 1 2 5 6 1 2 5 6 9 10 13 14 17 18 21 22 25 26 29 - 21 - BRBRBR B BRBRBRBRBRBRBRB 466469470473474 477478 481482485486489490 493494 1 2 5 6 RBRBRBRB 1 2 5 6 9 10 13 14 CCD OUT 482 485486489490493494 PBLK XCLPOB XCLPDM ID WEN The number of XSUB pulses is determined by the serial interface data. This chart shows the case where Shut.HD = 20Ch and XSUB pulses are generated over the entire horizontal interval. Note that R and B of CCDOUT indicate lines containing these component, and do not mean the lead pixel component of that line. CXD2452R Chart-3 ICX098AK Horizontal Direction Timing Chart MODE (Base oscillation frequency: 2340fH) Recording drive mode Applicable CCD image sensor 0 50 100 550 HRI MCK 116 80 56 68 104 92 GG RR R GG GG GGGG GGG GGG GG GGGG GGG GG GGG GGGG GGG GGG GGG G RR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RR BB BBB BBB B GG GGG GGG GG 43 44 H1 XV1 XV2 XV3 XSG1 XSG2 81 104 - 22 - 44 129 118 68 68 129 XSUB RG PBLK 21 40 XCLPOB XCLPDM ID WEN The HRI fall interval should be between 3.6 to 9.4s. This chart shows an interval of 78ck (6.3s). XSUB is output at the timing shown above when specified by the serial interface data. The ID transition timing is synchronized with the fall of XV3. WEN is output during the horizontal interval shown in Chart-1. The transition timing is the same as that for ID. R, G and B of H1 indicate the output pixel color. In addition to the lines starting from R and G shown above, there are also lines starting from G and B. The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates a timing that the CXD2452R takes in actually. The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. CXD2452R Chart-4 ICX098AK Horizontal Direction Timing Chart MODE (Base oscillation frequency: 2340fH) Recording drive mode (readout portion) Applicable CCD image sensor 0 50 100 550 HRI MCK 43 44 56 68 520 520 81 104 104 551 551 92 80 116 521 116 H1 XV1 XV2 XV3 XSG1 XSG2 - 23 - 118 68 68 129 XSUB RG PBLK 21 40 XCLPOB XCLPDM ID WEN The HRI fall interval should be between 3.6 to 9.4s. This chart shows an interval of 78ck (6.3s). XSUB is output at the timing shown above when specified by the serial interface data. The ID transition timing is synchronized with the fall of XV3. ID is reset low at this timing during the readout horizontal interval. WEN is output during the horizontal interval shown in Chart-1. The transition timing is the same as that for ID. The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates a timing that the CXD2452R takes in actually. The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. CXD2452R Chart-5 Applicable CCD image sensor ICX098AK Horizontal Direction Timing Chart MODE (Base oscillation frequency: 2340fH) Monitoring drive mode 0 50 100 550 HRI MCK 43 44 62 50 68 86 74 92 110 58 104 98 80 116 GG RR R GG GG GGGG GGG GGG GG GGGG GGG GG GGG GGGG GGG GGG GGG G RR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RRR RR BB BBB BBB B GG GGG GGG GG H1 XV1 XV2 XV3 XSG1 XSG2 81 104 - 24 - 44 129 118 92 92 129 XSUB RG PBLK 21 40 XCLPOB XCLPDM ID WEN The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates a timing that the CXD2452R takes in actually. The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. The HRI fall interval should be between 3.6 to 9.4s. This chart shows an interval of 78ck (6.3s). XSUB is output at the timing shown above when specified by the serial interface data. The ID transition timing is synchronized with the fall of XV3. WEN is output during the horizontal interval shown in Chart-2. The transition timing is the same as that for ID. R, G and B of H1 indicate the output pixel color. In addition to the lines starting from R and G shown above, there are also lines starting from G and B. CXD2452R Chart-6 Applicable CCD image sensor ICX098AK Horizontal Direction Timing Chart MODE (Base oscillation frequency: 2340fH) Monitoring drive mode (readout portion) 0 50 100 550 HRI MCK 43 44 50 58 520 74 110 551 92 68 86 104 62 80 98 116 521 116 H1 XV1 XV2 XV3 XSG1 XSG2 81 104 - 25 - 118 92 92 129 XSUB RG PBLK 21 40 XCLPOB XCLPDM ID WEN The HRI fall interval should be between 3.6 to 9.4s. This chart shows an interval of 78ck (6.3s). XSUB is output at the timing shown above when specified by the serial interface data. The ID transition timing is synchronized with the fall of XV3. ID is reset low at this timing during the readout horizontal interval. WEN is output during the horizontal interval shown in Chart-2. The transition timing is the same as that for ID. The HRI of this chart is equivalent to HRI' of Chart-7. This HRI indicates a timing that the CXD2452R takes in actually. The numbers at the output pulse transition points indicate the count at the MCK (780fH) rise from the fall of HRI. CXD2452R Chart-7 MODE (Base oscillation frequency: 2340fH) ICX098AK Applicable CCD image sensor High-speed Phase Timing Chart HRI HRI' 3MCK 3/2MCK 1/2MCK CLD 43 116 1 MCK 43 116 - 26 - H1 1 H2 RG XSHP XSHD XRS The phase relationship of each pulse indicates logical position. For actual output waveform, delay is added respectively. HRI' indicates the HRI, which is a timing that taken in actually. 3/2MCK and 1/2MCK can inverse polarity according to each serial interface data. This chart indicates that 3/2 MCK is negative polarity; 1/2 MCK is positive polarity. CXD2452R CXD2452R Application Circuit Block Diagram CCD ICX098AK CCD OUT S/H CXA2006Q DRV OUT VRT VRB A/D CXD2311AR D0 to 9 10 XCLPDM XSHP XCLPOB XSHD XRS PBLK 17 18 19 21 15 H1 H2 12 13 9 46 44 41 43 42 40 1 47 48 7 CLD 35 23 22 4 3 ID WEN MCK FRI HRI HRO FRO 3/2MCK 1/2MCK RG XV1 XV2 TG CXD2452R 38 34 33 32 SSG 31 V-Dr CXD1267AN XV3 XSG1 XSG2 XSUB 25 37 5 30 27 28 29 SSI EBCKSM OSCI RST 3MCK OSCO DSGAT TEST SEN SSK Controller Note) When the CXD2311AR is used as A/D converter, CLD must be inversed. Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same. - 27 - Signal Processing Block V1 V2a V2b V3 VSUB CXD2452R Package Outline Unit: mm 48PIN LQFP (PLASTIC) 9.0 0.2 36 37 7.0 0.1 25 24 S (8.0) A 48 1 0.5 + 0.08 0.18 - 0.03 + 0.2 1.5 - 0.1 12 13 B (0.22) + 0.05 0.127 - 0.02 0.13 M 0.1 0.1 0.1 0.5 0.2 S (0.127) +0.05 0.127 - 0.02 (0.18) 0.18 0.03 0 to 10 0.5 0.2 DETAIL B:SOLDER DETAIL A DETAIL B:PALLADIUM NOTE: Dimension "" does not include mold protrusion. PACKAGE STRUCTURE PACKAGE MATERIAL SONY CODE EIAJ CODE JEDEC CODE LQFP-48P-L01 LQFP048-P-0707 LEAD TREATMENT LEAD MATERIAL PACKAGE MASS EPOXY RESIN SOLDER/PALLADIUM PLATING 42/COPPER ALLOY 0.2g - 28 - 0.127 0.04 + 0.08 0.18 - 0.03 |
Price & Availability of CXD2452R |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |