![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY DESCRIPTION The MITSUBISHI Mobile FLASH M5M29GB/T161BWG are 3.3V-only high speed 16,777,216-bit CMOS boot block Flash Memories with alternating BGO (Back Ground Operation) feature. The BGO feature of the device allows Program or Erase operations to be performed in one bank while the device simultaneously allows Read operations to be performed on the other bank. This BGO feature is suitable for mobile and personal computing, and communication products. The M5M29GB/T161BWG are fabricated by CMOS technology for the peripheral circuits and DINOR(Divided bit line NOR) architecture for the memory cells, and are available in 6x8-balls CSP (0.75mm ball pitch) . FEATURES Organization .................................1048,576 word x 16bit (M5M29GB/T161BWG) Boot Block M5M29GB161BWG ........................ Bottom Boot M5M29GT161BWG ........................ Top Boot Other Functions Soft Ware Command Control Selective Block Lock Erase Suspend/Resume Program Suspend/Resume Status Register Read Alternating Back Ground Program/Erase Operation Between Bank(I) and Bank(II) Package 7mm x 8.5mm CSP (Chip Scale Package) - 6 x 8 balls, 0.75mm ball pitch ............................. VCC = 2.7~3.6V Supply voltage ................................ Access time .............................. 90ns (Max.) Power Dissipation ................................. 54 mW (Max. at 5MHz) Read (After Automatic Power saving) .......... 0.33W (typ.) .......................126 mW (Max.) Program/Erase ................................. 0.33W (typ.) Standby ....................... 0.33W (typ.) Deep power down mode Auto program for Bank(I) ................................. 4ms (typ.) Program Time Program Unit (Byte Program) .........................1word (Page Program) ......................... 128word Auto program for Bank(II) ................................. 4ms (typ.) Program Time ................................. 128word Program Unit Auto Erase ................................. 40 ms (typ.) Erase time Erase Unit Bank(I) Boot Block ..................... 16Kword x 1 .............. 16Kword x 7 Parameter Block ...................... 32Kword x 28 Bank(II) Main Block Program/Erase cycles .........................................100Kcycles APPLICATION Digital Cellular Phone Telecommunication Mobile Computing Machine PDA (Personal Digital Assistance) Car Navigation System Video Game Machine PIN CONFIGURATION (TOP VIEW) 8.5mm 6 5 4 3 2 1 A13 A14 A15 A11 A10 A8 WE# A9 WP2# WP1# RP# NC A18 A19 A17 A6 A7 A5 A3 A4 A2 7.0mm A12 NC A1 A16 D14 D5 D11 D2 D8 CE# A0 NC D15 D7 D6 D12 D4 D3 D9 D10 D0 D1 GND GND D13 VCC OE# INDEX A B CD E F G H M5M29GB/T161BWG CSP(0.75mm ball pitch):48FJA 16-bit version NC : NO CONNECTION 1 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY BLOCK DIAGRAM ADDRESS INPUTS A19 A18 A17 A16 A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 CE# OE# WE# WP1# WP2# RP# 128 WORD PAGE BUFFER Main Block 32KW VCC (3.3V) 28 Bank(II) GND (0V) Main Block Parameter Block7 Parameter Block6 Parameter Block5 Parameter Block4 Parameter Block3 Parameter Block2 Parameter Block1 Boot Block X-DECODER Bank(I) 32KW 16KW 16KW 16KW 16KW 16KW 16KW 16KW 16KW Y-DECODER Y-GATE / SENSE AMP. STATUS / ID REGISTER CHIP ENABLE INPUT OUTPUT ENABLE INPUT WRITE ENABLE INPUT WRITE PROTECT INPUT WRITE PROTECT INPUT RESET/POWER DOWN INPUT MULTIPLEXER CUI WSM INPUT/OUTPUT BUFFERS DQ15 DQ14DQ13DQ12 DQ3DQ2DQ1DQ0 DATA INPUTS/OUTPUTS M5M29GB/T161BWG (16 bit version) 2 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY FUNCTION The M5M29GB/T161BWG includes on-chip program/erase control circuitry. The Write State Machine (WSM) controls block erase and byte/page program operations. Operational modes are selected by the commands written to the Command User Interface (CUI). The Status Register indicates the status of the WSM and when the WSM successfully completes the desired program or block erase operation. A Deep Powerdown mode is enabled when the RP# pin is at GND, minimizing power consumption. Read The M5M29GB/T161BWG has three read modes, which accesses to the memory array, the Device Identifier and the Status Register. The appropriate read command are required to be written to the CUI. Upon initial device powerup or after exit from deep powerdown, the M5M29GB/T161BWG automatically resets to read array mode. In the read array mode, low level input to CE# and OE#, high level input to WE# and RP#, and address signals to the address inputs (A19-A0:M5M29GB/T161BWG) output the data of the addressed location to the data input/output (D15-D0:M5M29GB/T161BWG). Write Writes to the CUI enables reading of memory array data, device identifiers and reading and clearing of the Status Register. They also enable block erase and program. The CUI is written by bringing WE# to low level, while CE# is at low level and OE# is at high level. Address and data are latched on the earlier rising edge of WE# and CE#. Standard micro-processor write timings are used. Alternating Background Operation (BGO) The M5M29GB/T161BWG allows to read array from one bank while the other bank operates in software command write cycling or the erasing / programming operation in the background. Read array operation with the other bank in BGO is performed by changing the bank address without any additional command. When the bank address points the bank in software command write cycling or the erasing / programming operation, the data is read out from the status register. The access time with BGO is the same as the normal read operation. Output Disable When OE# is at VIH, output from the devices is disabled. Data input/output are in a high-impedance(High-Z) state. Standby When CE# is at VIH, the device is in the standby mode and its power consumption is reduced. Data input/output are in a high-impedance(High-Z) state. If the memory is deselected during block erase or program, the internal control circuits remain active and the device consume normal active power until the operation completes. Deep Power-Down When RP# is at VIL, the device is in the deep powerdown mode and its power consumption is substantially low. During read modes, the memory is deselected and the data input/output are in a high-impedance(High-Z) state. After return from powerdown, the CUI is reset to Read Array , and the Status Register is cleared to value 80H. During block erase or program modes, RP# low will abort either operation. Memory array data of the block being altered become invalid. Automatic Power-Saving (APS) The Automatic Power-Saving minimizes the power consumption during read mode. The device automatically turns to this mode when any addresses or CE# isn't changed more than 200ns after the last alternation. The power consumption becomes the same as the stand-by mode. While in this mode, the output data is latched and can be read out. New data is read out correctly when addresses are changed. 3 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY SOFTWARE COMMAND DEFINITIONS The device operations are selected by writing specific software command into the Command User Interface. Read Array Command (FFH) The device is in Read Array mode on initial device power up and after exit from deep powerdown, or by writing FFH to the Command User Interface. After starting the internal operation the device is set to the read status register mode automatically. Read Device Identifier Command (90H) It can normally read device identifier codes when Read Device Identifier Code Command(90H) is written to the command latch. Following the command write, the manufacturer code and the device code can be read from address 0000H and 0001H, respectively. Read Status Register Command (70H) The Status Register is read after writing the Read Status Register command of 70H to the Command User Interface. Also, after starting the internal operation the device is set to the Read Status Register mode automatically. The contents of Status Register are latched on the later falling edge of OE# or CE#. So CE# or OE# must be toggled every status read. Clear Status Register Command (50H) The Erase Status, Program Status and Block Status bits are set to "1"s by the Write State Machine and can only be reset by the Clear Status Register command of 50H. These bits indicates various failure conditions. C)Single Data Load to Page Buffer (74H) / Page Buffer to Flash (0EH/D0H) Single data load to the page buffer is performed by writing 74H followed by a second write specifying the column address and data. Distinct data up to 128word can be loaded to the page buffer by this two-command sequence. On the other hand, all of the loaded data to the page buffer is programed simultaneously by writing Page Buffer to Flash command of 0EH followed by the confirm command of D0H. After completion of programing the data on the page buffer is cleared automatically. This command is valid for only Bank(I) alike Word Program. Clear Page Buffer Command (55H) Loaded data to the page buffer is cleared by writing the Clear Page Buffer command of 55H followed by the Confirm command of D0H. This command is valid for clearing data loaded by Single Data Load to Page Buffer command. Suspend/Resume Command (B0H/D0H) Writing the Suspend command of B0H during block erase operation interrupts the block erase operation and allows read out from another block of memory. Writing the Suspend command of B0H during program operation interrupts the program operation and allows read out from another block of memory. The Bank address is required when writing the Suspend/Resume Command. The device continues to output Status Register data when read, after the Suspend command is written to it. Polling the WSM Status and Suspend Status bits will determine when the erase operation or program operation has been suspended. At this point, writing of the Read Array command to the CUI enables reading data from blocks other than that which is suspended. When the Resume command of D0H is written to the CUI, the WSM will continue with the erase or program processes. DATA PROTECTION Block Erase / Confirm Command (20H/D0H) Automated block erase is initiated by writing the Block Erase command of 20H followed by the Confirm command of D0H. An address within the block to be erased is required. The WSM executes iterative erase pulse application and erase verify operation. Program Commands A)Word Program (40H) Word program is executed by a two-command sequence. The Word Program Setup command of 40H is written to the Command Interface, followed by a second write specifying the address and data to be written. The WSM controls the program pulse application and verify operation. The Word Program Command is Valid for only Bank(I). B)Page Program for Data Blocks (41H) Page Program for Bank(I) and Bank(II) allows fast programming of 128words of data. Writing of 41H initiates the page program operation for the Data area. From 2nd cycle to 129th cycle , write data must be serially inputted. Address A6-A0 have to be incremented from 00H to 7FH. After completion of data loading, the WSM controls the program pulse application and verify operation. The M5M29GB/T161BWG provides selectable block locking of memory blocks. Each block has an associated nonvolatile lock-bit which determines the lock status of the block. In addition, the M5M29GB/T161BWG have a master Write Protect pin (WP1# & WP2#) which prevents any modifications to memory blocks whose lock-bits are set to "0", when WP1# or WP2# is low. When WP1# & WP2# are high , all blocks can be programmed or erased regardless of the state of the lock-bits, and the lock-bits are cleared to "1" by erase. See the BLOCK LOCKING table on P.9 for details. Power Supply Voltage When the power supply voltage (Vcc) is less than VLKO, Low VCC Lock-Out voltage, the device is set to the Read-only mode. Regarding DC electrical characteristics of VLKO, see P.9 A delay time of 2 us is required before any device operation is initiated. The delay time is measured from the time Vcc reaches Vccmin (2.7V). During power up, RP#=GND is recommended. Falling in Busy status is not recommended for possibility of damaging the device. MEMORY ORGANIZATION The M5M29GB/T161BWG has one 16Kword boot block, seven 16Kword parameter blocks, for Bank(I) and twenty-eight 32Kword main blocks for Bank(II). A block is erased independently of other blocks in the array. 4 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY Mitsubishi 16M Flash Memory Type name M 5 M 29G T 160B WG Operating Voltage : 29G : 2.7 - 3.6V Standard / BGO Type 29W : 1.65 - 2.2V Standard / BGO Type Boot Block : T : Top Boot B : Bottom Boot Density/Write Protect/ Word Organizetion: 160B : 16M WP1#, x8/x16 161B : 16M WP1# & WP2#, x16 Package : VP : 48pin TSOP(I) 12mm x 20mm (Nomal Pinout) WG: CSP Ball Pitch 0.75mm,6x8 array, 7mm x 8.5mm 5 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY MEMORY ORGANIZATION x16 ( Wordmode) F8000H-FFFFFH F0000H-F7FFFH E8000H-EFFFFH E0000H-E7FFFH D8000H-DFFFFH D0000H-D7FFFH C8000H-CFFFFH C0000H-C7FFFH B8000H-BFFFFH B0000H-B7FFFH A8000H-AFFFFH A0000H-A7FFFH 98000H-9FFFFH 90000H-97FFFH 88000H-8FFFFH 80000H-87FFFH 78000H-7FFFFH 70000H-77FFFH 68000H-6FFFFH 60000H-67FFFH 58000H-5FFFFH 50000H-57FFFH 48000H-4FFFFH 40000H-47FFFH 38000H-3FFFFH 30000H-37FFFH 28000H-2FFFFH 20000H-27FFFH 1C000H-1FFFFH 18000H-1BFFFH 14000H-17FFFH 10000H-13FFFH 0C000H-0FFFFH 08000H-0BFFFH 04000H-07FFFH 00000H-03FFFH A19-A0 (M5M29GB161BWG) x16 ( Wordmode) 32Kword MAIN BLOCK 35 32Kword MAIN BLOCK 34 32Kword MAIN BLOCK 33 32Kword MAIN BLOCK 32 32Kword MAIN BLOCK 31 32Kword MAIN BLOCK 30 32Kword MAIN BLOCK 29 32Kword MAIN BLOCK 28 32Kword MAIN BLOCK 27 32Kword MAIN BLOCK 26 32Kword MAIN BLOCK 25 32Kword MAIN BLOCK 24 32Kword MAIN BLOCK 23 BANK(II) BANK(I) 32Kword MAIN BLOCK 22 32Kword MAIN BLOCK 21 32Kword MAIN BLOCK 20 32Kword MAIN BLOCK 19 32Kword MAIN BLOCK 18 32Kword MAIN BLOCK 17 32Kword MAIN BLOCK 16 32Kword MAIN BLOCK 15 32Kword MAIN BLOCK 14 32Kword MAIN BLOCK 13 32Kword MAIN BLOCK 12 32Kword MAIN BLOCK 11 32Kword MAIN BLOCK 10 32Kword MAIN BLOCK 9 32Kword MAIN BLOCK 8 16Kword PARAMETER BLOCK 7 16Kword PARAMETER BLOCK 6 16Kword PARAMETER BLOCK 5 16Kword PARAMETER BLOCK 4 16Kword PARAMETER BLOCK 3 16Kword PARAMETER BLOCK 2 16Kword PARAMETER BLOCK 1 FC000H-FFFFFH 16Kword BOOT BLOCK 35 F8000H-FBFFFH 16Kword PARAMETER BLOCK 34 F4000H-F7FFFH 16Kword PARAMETER BLOCK 33 BANK(I) F0000H-F3FFFH 16Kword PARAMETER BLOCK 32 EC000H-EFFFFH 16Kword PARAMETER BLOCK 31 E8000H-EBFFFH 16Kword PARAMETER BLOCK 30 E4000H-E7FFFH 16Kword PARAMETER BLOCK 29 E0000H-E3FFFH 16Kword PARAMETER BLOCK 28 D8000H-DFFFFH D0000H-D7FFFH C8000H-CFFFFH C0000H-C7FFFH B8000H-BFFFFH B0000H-B7FFFH A8000H-AFFFFH A0000H-A7FFFH 98000H-9FFFFH 90000H-97FFFH 88000H-8FFFFH 80000H-87FFFH 78000H-7FFFFH 70000H-77FFFH 68000H-6FFFFH 60000H-67FFFH 58000H-5FFFFH 50000H-57FFFH 48000H-4FFFFH 40000H-47FFFH 38000H-3FFFFH 30000H-37FFFH 28000H-2FFFFH 20000H-27FFFH 18000H-1FFFFH 10000H-17FFFH 08000H-0FFFFH 00000H-07FFFH A19-A0 (M5M29GT161BWG) 32Kword MAIN BLOCK 27 32Kword MAIN BLOCK 26 32Kword MAIN BLOCK 25 32Kword MAIN BLOCK 24 32Kword MAIN BLOCK 23 32Kword MAIN BLOCK 22 32Kword MAIN BLOCK 21 32Kword MAIN BLOCK 20 32Kword MAIN BLOCK 19 32Kword MAIN BLOCK 18 32Kword MAIN BLOCK 17 32Kword MAIN BLOCK 16 BANK(II) 32Kword MAIN BLOCK 15 32Kword MAIN BLOCK 14 32Kword MAIN BLOCK 13 32Kword MAIN BLOCK 12 32Kword MAIN BLOCK 11 32Kword MAIN BLOCK 10 32Kword MAIN BLOCK 9 32Kword MAIN BLOCK 8 32Kword MAIN BLOCK 7 32Kword MAIN BLOCK 6 32Kword MAIN BLOCK 5 32Kword MAIN BLOCK 4 32Kword MAIN BLOCK 3 32Kword MAIN BLOCK 2 32Kword MAIN BLOCK 1 32Kword MAIN BLOCK 0 16Kword BOOT BLOCK 0 M5M29GB161BWG Memory Map M5M29GT161BWG Memory Map 6 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY BUS OPERATIONS Bus Operations for Word-Wide Mode (M5M29GB/T161BWG) Mode Read Pins CE# VIL VIL VIL VIL VIL VIH VIL VIL VIL X OE# VIL VIL VIL VIL VIH X 1) VIH VIH VIH X WE# VIH VIH VIH VIH VIH X VIL VIL VIL X RP# VIH VIH VIH VIH VIH VIH VIH VIH VIH VIL DQ0-15 Data out Status Register Data Lock Bit Data (DQ6) Identifier Code Hi-Z Hi-Z Command/Data in Command Command Hi-Z Array Status Register Lock Bit Status Identifier Code Output disable Stand by Program Write Erase Others Deep Power Down 1) X can be VIH or VIL for control pins. 7 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY SOFTWARE COMMAND DEFINITION Command List 1st bus cycle Command Mode Read Array Device Identifier Read Status Register Clear Status Register Clear Page Buffer Word Program 5) Page Program 7) Single Data Load to Page Buffer 5) Page Buffer to Flash 5) Block Erase / Confirm Suspend Resume Read Lock Bit Status Lock Bit Program / Confirm Erase All Unlocked Blocks Write Write Write Write Write Write Write Write Write Write Write Write Write Write Write Address X X Bank3) X X Bank(I) 5) Bank Bank(I) 5) Bank(I) 5) Bank Bank Bank X Bank X Data (DQ15-0) 1) 2nd bus cycle Data Mode Address IA 2) Bank X WA 6) WA0 7) WA WA 8) BA 9) (DQ15-0) 3rd ~129th bus cycles (M5M29GB/T161BWG) Data Mode Address (DQ15-0) FFH 90H 70H 50H 55H 40H 41H 74H 0EH 20H B0H D0H 71H 77H A7H Read Read Write Write Write Write Write Write ID 2) SRD4) D0H 1) WD 6) WD0 7) WD D0H 1) D0H 1) Write WAn 7) WDn 7) Read Write Write BA BA X DQ6 10) D0H 1) D0H 1) 1) Upper byte data (DQ8-DQ15) is ignored. 2) IA=ID Code Address : A0=VIL (Manufacturer's Code) : A0=VIH (Device Code), ID=ID Code 3) Bank = Bank Address (Bank(I) or Bank(II)). A19-A17. 4) SRD = Status Register Data 5) Word Program, Single Data Load and Page Buffer to Flash Command is valid for only Bank(I). 6) WA = Write Address,WD = Write Data 7) WA0,WAn=Write Address, WD0,WDn=Write Data. : Write Address and Write Data must be provided sequentially from 00H to 7FH for A6-A0. Page size is 128word (128word x 16bit). and also A19-A7(Block Address, Page Address) must be valid. 8) WA = Write Address : Upper page address, A19-A7(Block Address, Page Address) must be valid. 9) BA = Block Address : Bank1: A19-A14 Bank2: A19-A15 10) DQ6 provides Block Lock Status, DQ6 = 1 : Block Unlock, DQ6 = 0 : Block Locked. 8 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY BLOCK LOCKING 161BWG RP# VIL WP1# X VIL VIH VIH VIL VIH Lock Bit WP2# (Internally) X VIH VIH VIL VIL X 0 1 X X 0 1 Write Protection Provided BANK(I) BANK(II) Lock Bit Boot Parameter Data Locked Locked Locked Locked Locked Locked Locked Locked Locked Locked Unlocked Unlocked Unlocked Unlocked Unlocked Unlocked Locked Locked Locked Locked Locked Locked Locked Locked Locked Locked Locked Unlocked Note Deep Power Down Mode All Blocks Unlocked All Blocks Locked Only Parameter Block is Unlocked 1) DQ6 provides Lock Status of each block after writing the Read Lock Status command (71H). WP1# & WP2# pins must not be switched during performing Erase / Write operations or WSM Busy (WSMS = 0). 2) Erase/Write command for locked blocks is aborted. At this time read mode is not array read mode but status read mode and 00B0H is read. Please issue Clear Status Register command plus Read Array command to change the mode from status read mode to array read mode. STATUS REGISTER Symbol SR.7 SR.6 SR.5 SR.4 SR.3 SR.2 SR.1 SR.0 (DQ7) (DQ6) (DQ5) (DQ4) (DQ3) (DQ2) (DQ1) (DQ0) Status Write State Machine Status Suspend Status Erase Status Program Status Block Status after Program Reserved Reserved Reserved Definition "1" Ready Suspended Error Error Error "0" Busy Operation in Progress / Completed Successful Successful Successful - *DQ3 indicates the block status after the page programming, byte/word programming and page buffer to flash. When DQ3 is "1", the page has the over-programed cell . If over-program occurs, the device is block fail. However if DQ3 is "1", please try the block erase to the block. The block may revive. 9 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY DEVICE IDENTIFIER CODE Code Manufacturer Code Device Code (-T161BWG) Device Code (-B161BWG) The upper data(D15-8) is "0". Pins A0 VIL VIH VIH DQ7 0 1 1 DQ6 0 0 0 DQ5 0 1 1 DQ4 1 0 0 DQ3 1 0 0 DQ2 1 0 0 DQ1 0 0 0 DQ0 0 0 1 Hex. Data 1CH A0H A1H ABSOLUTE MAXIMUM RATINGS Symbol Vcc VI1 Ta Tbs Tstg I OUT Parameter Vcc voltage All input or output voltage except Vcc,A9,RP# Ambient temperature Temperature under bias Storage temperature Output short circuit current Conditions 1) Min -0.2 -0.6 -40 -50 -65 Max 4.6 4.6 85 95 125 100 Unit V V C C C mA With respect to Ground 1) Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins is VCC+0.5V which, during transitions, may overshoot to VCC+1.5V for periods <20ns. CAPACITANCE Symbol CIN COUT Parameter Input capacitance (Address, Control Pins) Output capacitance Test conditions Ta = 25C, f = 1MHz, Vin = Vout = 0V Min Limits Typ Max 8 12 Unit pF pF DC ELECTRICAL CHARACTERISTICS (Ta = -40~ 85C, Vcc = 2.7V ~ 3.6V, unless otherwise noted) Symbol ILI ILO ISB1 ISB2 ISB3 ISB4 ICC1 ICC2 ICC3 ICC4 ICC5 VIL VIH VOL VOH1 VOH2 VLKO Parameter Input leakage current Output leakage current VCC standby current Test conditions 0VVINVCC 0VVOUTVCC VCC = 3.6V, VIN=VIL/VIH, CE# = RP# =WP# = VIH VCC = 3.6V, VIN=GND or VCC, CE# = RP# = WP# = VCC0.3V VCC = 3.6V, VIN=VIL/VIH, RP# = VIL VCC = 3.6V, VIN=GND or VCC, RP# =GND0.3V VCC = 3.6V, VIN=VIL/VIH, CE# = VIL, 5MHz RP#=OE#=VIH, IOUT = 0mA 1MHz VCC = 3.6V,VIN=VIL/VIH, CE# =WE#= VIL, RP#=OE#=VIH VCC = 3.6V, VIN=VIL/VIH, CE# = RP# =WP# = VIH VCC = 3.6V, VIN=VIL/VIH, CE# = RP# =WP# = VIH VCC = 3.6V, VIN=VIL/VIH, CE# = RP# =WP# = VIH - 0.5 2.0 IOL = 4.0mA IOH = -2.0mA IOH = -100A 0.85Vcc Vcc-0.4 Min Limits Typ1) 50 0.1 5 0.1 8 2 Max 1.0 10 200 5 15 5 15 4 15 35 35 200 0.8 Vcc+0.5 Unit A A A A A A mA mA mA mA A V V V V V V VCC deep powerdown current VCC read current for Word or Byte VCC Write current for Word or Byte VCC program current VCC erase current VCC suspend current Input low voltage Input high voltage Output low voltage Output high voltage Low VCC Lock-Out voltage 2) 0.45 1.5 2.2 All currents are in RMS unless otherwise noted. 1) Typical values at Vcc=3.3V, Ta=25C 2) To protect against initiation of write cycle during Vcc power-up/ down, a write cycle is locked out for Vcc less than VLKO. If Vcc is less than VLKO, Write State Machine is reset to read mode. When the Write State Machine is in Busy state, if Vcc is less than VLKO, the alteration of memory contents may occur. 10 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC ELECTRICAL CHARACTERISTICS (Ta = -40 ~85C, Vcc = 2.7V ~3.6V) Read-Only Mode Limits Symbol Parameter Min 90 Vcc=2.7-3.6V 90ns Typ Max 90 90 30 0 25 0 25 150 0 150 Unit tRC ta (AD) ta (CE) ta (OE) tCLZ tDF(CE) tOLZ tDF(OE) tPHZ tOH tPS tAVAV tAVQV tELQV tGLQV tELQX tEHQZ tGLQX tGHQZ tPLQZ tOH tPHEL Read cycle time Address access time Chip enable access time Output enable access time Chip enable to output in low-Z Chip enable high to output in high Z Output enable to output in low-Z Output enable high to output in high Z RP# low to output high-Z Output hold from CE#, OE#, addresses RP# recovery to CE# low ns ns ns ns ns ns ns ns ns ns ns Timing measurements are made under AC waveforms for read operations. AC ELECTRICAL CHARACTERISTICS (Ta = -40 ~85C, Vcc = 2.7V ~3.6V) Write Mode (WE# control) Limits Vcc=2.7-3.6V Min 90 50 0 50 0 10 30 0 0 60 30 0 90 0 4 40 150 80 600 90 90ns Typ Max ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ms ns ns Symbol Parameter Unit tWC tAS tAH tDS tDH tOEH tRE tCS tCH tWP tWPH tGHWL tBLS tBLH tAVAV tAVWH tWHAX tDVWH tWHDX tWHGL tELWL tWHEH tWLWH tWHWL tGHWL tPHHWH tQVPH Write cycle time Address set-up time Address hold time Data set-up time Data hold time OE# hold from WE# high Latency between Read and Write FFH or 71H Chip enable set-up time Chip enable hold time Write pulse width Write pulse width high OE# hold to WE# Low Block Lock set-up to write enable high Block Lockhold from valid SRD tDAP tWHRH1 Duration of auto-program operation tDAE tWHRH2 Duration of auto-block erase operation tWHRL tWHRL Write enable high to F-RY/BY# low tPS tPHWL RP# high recovery to write enable low Read timing parameters during command write operations mode are the same as during read-only operations mode. Typical values at Vcc=3.3V, Ta=25C 11 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC ELECTRICAL CHARACTERISTICS (Ta = -40 ~ 85C, Vcc = 2.7V ~ 3.6V) Write Mode (F-CE# control) Limits Vcc=2.7-3.6V 90ns Typ Symbol Parameter Min 90 50 0 50 0 10 30 0 0 60 30 90 90 0 Unit Max ns ns ns ns ns ns ns ns ns ns ns ns ns ns tWC tAS tAH tDS tDH tOEH tRE tWS tWH tCEP tCEPH tGHEL tBLS tBLH tAVAV tAVWH tEHAX tDVWH tEHDX tEHGL tWLEL tEHWH tELEH tEHEL tGHEL tPHHEH tQVPH Write cycle time Address set-up time Address hold time Data set-up time Data hold time OE# hold from CE# high Latency between Read and Write FFH or 71H Write enable set-up time Write enable hold time CE# pulse width CE# pulse width high OE# hold to CE# Low Block Lock set-up to chip enable high Block Lockhold from valid SRD tDAP tEHRH1 Duration of auto-program operation tDAE tEHRH2 Duration of auto-block erase operation tEHRL tEHRL CE# high to F-RY/BY# low tPS tPHWL RP# high recovery to write enable low 4 40 150 80 600 90 ms ms ns ns Read timing parameters during command write operation mode are the same as during read-only operation mode. Typical values at Vcc=3.3V, Ta=25C Erase and Program Performance Parameter Block Erase Time Main Block Write Time (Page Mode) Page Write Time Min Typ 40 1.0 4 Max 600 1.8 80 Unit ms sec ms Program Suspend Latency / Erase Suspend Time Parameter Program Suspend Latency Erase Suspend Time Please see page 19. Min Typ Max 15 15 Unit s s Vcc Power Up / Down Timing Symbol tVCS Please see page 12. Parameter RP# =VIH set-up time from Vccmin Min 2 Typ Max Unit s During power up/down, by the noise pulses on control pins, the device has possibility of accidental erasure or programming. The device must be protected against initiation of write cycle for memory contents during power up/down. The delay time of min.2sec is always required before read operation or write operation is initiated from the time Vcc reaches Vccmin during power up/down. By holding RP# VIL, the contents of memory is protected during Vcc power up/down. During power up, RP# must be held VIL for min.2s from the time Vcc reaches Vccmin. During power down, RP# must be held VIL until Vcc reaches GND. RP# doesn't have latch mode ,therefore RP# must be held VIH during read operation or erase/program operation. 12 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY Vcc POWER UP / DOWN TIMING Read /Write Inhibit Read /Write Inhibit Read /Write Inhibit VCC 3.3V GND tVCS VIH VIL RP# CE# VIH VIL tPS tPS WE# VIH VIL AC WAVEFORMS FOR READ OPERATION AND TEST CONDITIONS ADDRESSES VIH VIL ADDRESS VALID TEST CONDITIONS FOR AC CHARACTERISTICS Input voltage : VIL = 0V, VIH = 3.0V Input rise and fall times : 5ns Reference voltage at timing measurement : 1.5V Output load : 1TTL gate +CL(30pF) tRC ta (AD) ta (CE) tDF(CE) CE# VIH VIL OE# VIH VIL tOEH ta (OE) tOLZ HIGH-Z tPS tCLZ tDF(OE) or tOH HIGH-Z 1.3V 1N914 3.3k DUT CL WE# VIH VIL DATA VOH VOL OUTPUT VALID RP# VIH VIL tPHZ AC WAVEFORMS FOR WRITE FFH or 71H AND READ OPERATION VIH ADDRESSES ADDRESS VALID VIL CE# VIH VIL OE# VIH VIL WE# VIH VIL DATA VOH HIGH-Z VOL tPS RP# VIH VIL FFH or 71H tRC ta (AD) ta (CE) tDF(CE) tRE ta (OE) tOLZ tCLZ tDF(OE) tOH HIGH-Z Valid OUTPUT VALID tPHZ In the case of use CE# is Low fixed, it is allowed to define a timming specification of tRE from rising edge of WE# to falling edge of OE#, and valid data is read after spec of tRE+ta(CE). (This is only for FFH,71H program and read) 13 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR PAGE PROGRAM OPERATION (WE# control) VIH A19~A7 VALID The other bank address VALID ADDRESS VALID PROGRAM READ STATUS WRITE READ REGISTER ARRAY COMMAND BANK ADDRESS VALID VIL A6~A0 VIH VIL tWC VIH VIL tCS tCH tWPH tOEH tGHWL ta(OE) tOEH tDAP VIH VIL 00H VALID 01H~7EH 7FH tAS tAH ta(CE) CE# OE# ta(CE) ta(OE) WE# VIH VIL tWP 41H DATA VIH VIL tPS tDS DIN tDH DOUT DIN DIN SRD FFH RP# VIH VIL VIH VIL tBLS tBLH WP1#, WP2# AC WAVEFORMS FOR PAGE PROGRAM OPERATION (CE# control) The other bank address VALID VALID ADDRESS VALID PROGRAM READ STATUS WRITE READ REGISTER ARRAY COMMAND VIH A19~A7 BANK ADDRESS VALID VIL VIH VIL tWC VIH VIL VIH VIL tCEP tWS tWH tOEH tGHEL 00H VALID 01H~7EH 7FH A6~A0 tAS tCEPH tAH ta(CE) ta(OE) tOEH tDAP CE# OE# ta(CE) ta(OE) WE# VIH VIL tDS 41H DIN tDH DOUT DIN DIN SRD FFH DATA VIH VIL tPS RP# WP1#, WP2# VIH VIL VIH VIL tBLS tBLH 14 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR BYTE / WORD PROGRAM OPERATION (WE# control) (to only BANK(I)) PROGRAM ADDRESS VALID READ STATUS REGISTER WRITE READ ARRAY COMMAND VIH ADDR VIL CE# VIH VIL OE# VIH VIL WE# VIH VIL VIH DATA VIL VIH RST# VIL 40H BANK(I) ADDRESS VALID tWC tCS tAS tAH ta(CE) ta(OE) tOEH tCH tWP tWPH tDS DIN SRD FFH tPS tBLS tDH tDAP tBLH WP1#, VIH WP2# VIL AC WAVEFORMS FOR BYTE / WORD PROGRAM OPERATION (CE# control) PROGRAM ADDRESS VALID (to only BANK(I)) WRITE READ ARRAY COMMAND VIH ADDR VIL CE# VIH VIL OE# VIH VIL WE# VIH VIL VIH DATA VIL VIH RP# VIL WP1#, VIH WP2# VIL 40H READ STATUS REGISTER BANK(I) ADDRESS VALID tWC tAS tAH ta(CE) ta(OE) tCEP tWS tWH tDS DIN tOEH SRD FFH tPS tBLS tDH tDAP tBLH 15 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR ERASE OPERATIONS (WE# control) VIH ADDRESSES ERASE READ STATUS REGISTER WRITE READ ARRAY COMMAND VIL tWC VIH CE# VIL tCS VIH OE# VIL VIH WE# VIL tWP VIH DATA 20H ADDRESS VALID BANK ADDRESS VALID tAS tAH ta(CE) tCH tOEH tDAE tDH D0H ta(OE) tWPH tDS SRD FFH VIL tPS VIH VIL tBLS tBLH RP# WP1#, WP2# VIH VIL AC WAVEFORMS FOR ERASE OPERATIONS (CE# control) VIH ADDRESSES ERASE READ STATUS REGISTER WRITE READ ARRAY COMMAND VIL tWC VIH CE# VIL tCEP VIH OE# VIL tWS VIH WE# VIL VIH DATA 20H ADDRESS VALID BANK ADDRESS VALID tAS tAH ta(CE) tCEPH tOEH ta(OE) tWH tDS D0H tDAE tDH SRD FFH VIL tPS VIH VIL tBLS tBLH RP# WP1#, WP2# VIH VIL 16 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR PAGE PROGRAM OPERATION WITH BGO (WE# control) Change Bank Address PROGRAM DATA TO ONE BANK VIH A19~A7 ADDRESS VALID ARRAY READ FROM THE OTHER BANK WITH BGO VALID VALID VIL VIH 00H 01H~7EH ~~ ~~ A6~A0 7FH VALID VALID VIL CE# VIH VIL OE# VIH VIL WE# VIH VIL VIH DATA VIL tWC tCS tAS tCH tWP tWPH tAH ta(CE) ta(OE) tOEH tDS 41H DIN ~ ~ ~ ~ DIN ~~ ~~ DIN SRD DOUT DOUT tDH AC WAVEFORMS FOR PAGE PROGRAM OPERATION WITH BGO (CE# control) Change Bank Address PROGRAM DATA TO ONE BANK ARRAY READ FROM THE OTHER BANK WITH BGO VIH A19~A7 ADDRESS VALID VALID VALID VIL VIH A6~A0 00H 01H~7EH ~~ ~~ 7FH VALID VALID VIL VIH VIL tWC tAS tCEPH tAH ta(CE) ta(OE) tOEH OE# VIH VIL tCEP tWS VIL DATA VIH 41H DIN tDS DIN DIN SRD DOUT DOUT VIL tDH 17 ~ ~ WE# VIH tCH ~ ~ CE# Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR BYTE / WORD PROGRAM OPERATION WITH BGO (WE# control) Change Bank Address PROGRAM DATA TO BANK(I) READ STATUS REGISTER ARRAY READ FROM BANK(II) WITH BGO VIH A19~A7 ADDRESS VALID VALID VALID VIL VIH A6~A0 VALID VALID VALID VIL VIH VIL tWC tCS tAS tCH tWP tWPH tAH ta(CE) ta(OE) CE# OE# VIH VIL tOEH WE# VIH VIL VIH tDS 40H DIN SRD DOUT DOUT DATA VIL tDH AC WAVEFORMS FOR BYTE / WORD PROGRAM OPERATION WITH BGO (CE# control) PROGRAM DATA TO BANK(I) READ STATUS REGISTER Change Bank Address ARRAY READ FROM BANK(II) WITH BGO VIH A19~A7 ADDRESS VALID VALID VALID VIL VIH A6~A0 VALID VALID VALID VIL CE# VIH VIL OE# VIH VIL WE# VIH VIL VIH DATA VIL tWC tAS tCEPH ta(CE) ta(OE) tOEH tCEP tWS tCH tDS 40H DIN SRD DOUT DOUT tDH 18 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR BLOCK ERASE OPERATION WITH BGO (WE# control) Change Bank Address BLOCK ERASE IN ONE BANK READ STATUS REGISTER ARRAY READ FROM THE OTHER BANK WITH BGO VIH ADDRESSES VIL ADDRESS VALID VALID VALID tWC CE# VIH VIL OE# VIH VIL WE# VIH VIL VIH DATA VIL 20H tAS tCH tWP tWPH tOEH tAH ta(CE) ta(OE) tCS tDS D0H SRD DOUT DOUT tDH AC WAVEFORMS FOR BLOCK ERASE OPERATION WITH BGO (CE# control) Change Bank Address BLOCK ERASE IN ONE BANK READ STATUS REGISTER READ DATA FROM THE OTHER BANK WITH BGO VIH ADDRESSES VIL CE# VIH VIL OE# VIH VIL WE# VIH VIL VIH DATA VIL 20H ADDRESS VALID VALID VALID tWC tAS tCEPH tAH ta(CE) ta(OE) tCEP tWS tOEH tCH tDS D0H SRD DOUT DOUT tDH 19 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY AC WAVEFORMS FOR SUSPEND OPERATION (WE# control) VIH ADDRESSES READ STATUS REGISTER VIL VIH CE# VIL BANK ADDRESS VALID BANK ADDRESS VALID tAS tAH ta(CE) tCS VIH OE# VIL VIH WE# VIL tWP VIH DATA RP# WP1#, WP2# B0H tCH tOEH Program Suspend Latency ta(OE) S.R.6,7=1 VALID SRD VIL VIH VIL VIH VIL tBLS tBLH AC WAVEFORMS FOR SUSPEND OPERATION (CE# control) VIH ADDRESSES READ STATUS REGISTER VIL VIH CE# VIL VIH OE# VIL VIH WE# VIL VIH DATA BANK ADDRESS VALID BANK ADDRESS VALID tAS tCEP tAH ta(CE) ta(OE) tOEH Program Suspend Latency tWS tWH S.R.6,7=1 B0H VALID SRD VIL VIH VIL tBLS tBLH RP# WP1#, WP2# VIH VIL 20 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY FULL STATUS CHECK PROCEDURE STATUS REGISTER READ LOCK BIT PROGRAM FLOW CHART START SR.4 =1 and SR.5 =1 ? NO WRITE 77H YES COMMAND SEQUENCE ERROR WRITE D0H BLOCK ADDRESS SR.5 = 0 ? NO YES BLOCK ERASE ERROR SR.7 = 1 ? NO YES SR.4 = 0 ? NO YES PROGRAM ERROR (PAGE, LOCK BIT) SR.4 = 0 ? NO YES LOCK BIT PROGRAM FAILED SR.3 = 0 ? NO YES SUCCESSFUL (BLOCK ERASE, PROGRAM) PROGRAM ERROR (BLOCK) LOCK BIT PROGRAM SUCCESSFUL BYTE PROGRAM FLOW CHART START PAGE PROGRAM FLOW CHART START WRITE 40H WRITE 41H WRITE ADDRESS , DATA n=0 STATUS REGISTER READ WRITE ADDRESS n, DATA n n = n+1 SR.7 = 1 ? NO WRITE B0H ? NO n = FFH ? or n = 7FH ? YES NO YES YES STATUS REGISTER READ FULL STATUS CHECK IF DESIRED SUSPEND LOOP WRITE D0H YES SR.7 = 1 ? NO WRITE B0H ? NO PAGE PROGRAM COMPLETED * Word program is admitted to only BANK(I). YES YES FULL STATUS CHECK IF DESIRED SUSPEND LOOP WRITE D0H YES PAGE PROGRAM COMPLETED 21 Sep.1999. Rev4.0 MITSUBISHI LSIs M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY CLEAR PAGE BUFFER START SUSPEND / RESUME FLOW CHART START WRITE B0H WRITE 55H STATUS REGISTER READ WRITE D0H SR.7 = 1? NO PAGE BUFFER CLEAR COMPLETED YES SUSPEND SR.6 =1? SINGLE DATA LOAD TO PAGE BUFFER YES START WRITE FFH NO PROGRAM / ERASE COMPLETED WRITE 74H READ ARRAY DATA WRITE ADDRESS , DATA DONE READING ? YES NO DONE LOADING? NO WRITE D0H RESUME YES SINGLE DATA LOAD TO PAGE BUFFER COMPLETED OPERATION RESUMED * The bank address is required when writing this command. Also, there is no need to suspend the erase or program operation when reading data from the other bank. Please use BGO function. PAGE BUFFER TO FLASH START BLOCK ERASE FLOW CHART START WRITE 20H WRITE 0EH WRITE D0H BLOCK ADDRESS WRITE D0H PAGE ADDRESS STATUS REGISTER READ STATUS REGISTER READ NO NO SR.7 = 1 ? WRITE B0H ? NO SR.7 = 1 ? WRITE B0H ? NO YES FULL STATUS CHECK IF DESIRED YES FULL STATUS CHECK IF DESIRED YES SUSPEND LOOP WRITE D0H YES SUSPEND LOOP WRITE D0H PAGE BUFFER TO FLASH COMPLETED YES BLOCK ERASE COMPLETED 22 Sep.1999. Rev4.0 OPERATION STATUS and EFFECTIVE COMMAND 23 Clear Status Register 50H Read/Standby State Read Status Register 90H 70H 70H 90H 71H 71H FFH FFH 70H 71H Read Device Identifier 90H FFH Read Lock Status Read Array Setup State Clear Page Buffer Setup D0H 55H 74H WD 0EH 41H 40H 77H 20H A7H Single Data Load to Page Buffer Setup Page Buffer to Flash Setup Page Program Setup Byte Program Setup WD D0H Lock Bit Program Setup Block Erase Setup D0H Erase All Unlocked Blocks Setup OTHER OTHER D0H Internal State WDi i=0-127 OTHER OTHER D0H CMOS 3.3V-ONLY, BLOCK ERASE FLASH MEMORY Program & Verify Ready Erase & Verify Read Status Register D0H B0H B0H D0H M5M29GB/T161BWG 16,777,216-BIT (1048,576-WORD BY16-BIT) Read Status Register Suspend State Change Bank Address Read Status Register Change Bank Address FFH 70H 70H MITSUBISHI LSIs Read State with BGO Read Array (From The Other Bank) Sep.1999. Rev4.0 Read Array |
Price & Availability of M5M29GB
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |