|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
INTEGRATED CIRCUITS SA8016 2.5GHz low voltage fractional-N synthesizer Product specification Supersedes data of 1999 Apr 16 1999 Nov 04 Philips Semiconductors Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 GENERAL DESCRIPTION The SA8016 BICMOS device integrates programmable dividers, charge pumps and a phase comparator to implement a phase-locked loop. The device is designed to operate from 3 NiCd cells, in pocket phones, with low current and nominal 3 V supplies. The synthesizer operates at VCO input frequencies up to 2.5 GHz. The synthesizer has fully programmable main and reference dividers. All divider ratios are supplied via a 3-wire serial programming bus. Separate power and ground pins are provided to the analog and digital circuits. The ground leads should be externally short-circuited to prevent large currents flowing across the die and thus causing damage. VDDCP must be greater than or equal to VDD. The charge pump current (gain) is set by an external resistance at the RSET pin. Only passive loop filters could be used; the charge pump operates within a wide voltage compliance range to provide a wider tuning range. 1 2 3 4 5 6 7 N/C 8 GND CP 9 PHP 10 N/C 11 V DDCP 12 RSET TOP VIEW LOCK TEST VDD GND RFin+ RFin- GNDCP PHP 1 2 3 4 5 6 7 8 16 PON 15 STROBE 14 DATA 13 CLOCK 12 REFin+ 11 REFin- 10 RSET 9 VDDCP SR01505 Figure 1. TSSOP16 Pin Configuration V DD STROBE 20 LOCK TEST PON FEATURES VDDPre GND GNDPre RFin+ RFin- N/C 24 23 22 21 19 18 17 16 15 14 13 DATA CLOCK REFin+ REFin- N/C N/C * Low phase noise * Low power * Fully programmable main divider * Internal fractional spurious compensation * Hardware and software power down * Split supply for VDD and VDDCP APPLICATIONS N/C * 350-2500 MHz wireless equipment * Cellular phones (all standards) * WLAN * Portable battery-powered radio equipment. QUICK REFERENCE DATA SYMBOL VDD VDDCP IDDCP+IDD IDDCP+IDD fVCO fREF fPC Tamb Supply voltage Analog supply voltage Total supply current Total supply current in power-down mode Input frequency Crystal reference input frequency Maximum phase comparator frequency Operating ambient temperature PARAMETER SR02174 Figure 2. HBCC24 Pin configuration CONDITIONS VDDCP VDD MIN. 2.7 2.7 -- -- 350 5 -- -40 TYP. -- -- 8.0 1 -- -- MAX. 5.5 5.5 9.5 -- 2500 40 4 UNIT V V mA A MHz MHz MHz C -- +85 ORDERING INFORMATION TYPE NUMBER SA8016DH SA8016WC PACKAGE NAME TSSOP16 HBCC24 DESCRIPTION Plastic thin shrink small outline package; 16 leads; body width 4.4 mm Plastic, heatsink bottom chip carrier; 24 terminals; body 4 x 4 x 0.65 mm (CSP package) VERSION SOT403-1 SOT564-1 1999 Nov 04 2 853-2142 22636 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 GND 4 13 CLOCK DATA 14 2-BIT SHIFT REGISTER 22-BIT SHIFT REGISTER PUMP CURRENT SETTING PUMP BIAS 10 RSET STROBE 15 ADDRESS DECODER CONTROL LATCH 9 LOAD SIGNALS LATCH 5 RFin+ RFin- 6 MAIN DIVIDER PHASE DETECTOR 8 VDDCP COMP PHP AMP 7 LATCH 12 REFin+ REFin- 11 16 TEST 2 3 VDD PON REFERENCE DIVIDER GNDCP 1 LOCK SR01506 Figure 3. Block Diagram (TSSOP16) TSSOP16 PIN DESCRIPTION SYMBOL LOCK TEST VDD GND RFin+ RFin- GNDCP PHP VDDCP RSET REFin- REFin+ CLOCK DATA STROBE PON PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 DESCRIPTION Lock detect output Test (should be either grounded or connected to VDD) Digital supply Digital ground RF input to main divider RF input to main divider Charge pump ground Main normal charge pump Charge pump supply voltage External resistor from this pin to ground sets the charge pump current Reference input Reference input Programming bus clock input Programming bus data input Programming bus enable input Power down control 1999 Nov 04 3 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 HBCC24 PIN DESCRIPTION SYMBOL VDDPre GND GNDPre RFin+ RFin- N/C N/C GNDCP PHP N/C VDDCP RSET N/C N/C REFin- REFin+ CLOCK DATA N/C STROBE PON LOCK TEST VDD PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 DESCRIPTION Prescaler supply voltage Digital ground Prescaler ground RF input to main divider RF input to main divider Not connected Not connected Charge pump ground Main normal charge pump Not connected Charge pump supply voltage External resistor from this pin to ground sets the charge pump current Not connected Not connected Reference input Reference input Programming bus clock input Programming bus data input Not connected Programming bus enable input Power down control Lock detect output Test (should be either grounded or connected to VDD) Digital supply NOTE: 1. GNDCP is connected to the die-pad. 1999 Nov 04 4 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134). SYMBOL VDD VDDCP VDDCP-VDD Vn V1 VGND Tstg Tamb Tj Digital supply voltage Analog supply voltage Difference in voltage between VDDCP and VDD (VDDCP VDD) Voltage at pins 1, 2, 5, 6, 11 to 16 Voltage at pin 8, 9 Difference in voltage between GNDCP and GND (these pins should be connected together) Storage temperature Operating ambient temperature Maximum junction temperature PARAMETER MIN. -0.3 -0.3 -0.3 -0.3 -0.3 -0.3 -55 -40 MAX. +5.5 +5.5 +2.8 VDD + 0.3 VDDCP + 0.3 +0.3 +125 +85 150 UNIT V V V V V V C C C Handling Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices. THERMAL CHARACTERISTICS SYMBOL Rth j-a PARAMETER Thermal resistance from junction to ambient in free air VALUE 120 UNIT K/W 1999 Nov 04 5 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 CHARACTERISTICS VDDCP = VDD = +3.0V, Tamb = +25C; unless otherwise specified. SYMBOL Supply; pins 3, 9 VDD VDDCP IDDTotal IStandby Digital supply voltage Analog supply voltage Synthesizer operational total supply current Total supply current in power-down mode VDDCP = VDD VDD = +3.0 V logic levels 0 or VDD 2.7 2.7 - - - - 8.0 1 5.5 5.5 9.5 V V mA A PARAMETER CONDITIONS MIN. TYP. MAX. UNIT RFin main divider input; pins 5, 6 fVCO VRFin(rms) VCO input frequency AC-coupled input signal level Rin (external) = Rs = 50; single-ended drive; max. limit is indicative @ 500 to 2500 MHz fVCO = 2.4 GHz fVCO = 2.4 GHz 350 -18 - - 2500 0 MHz dBm ZIRFin CIRFin Nmain fPCmax Input impedance (real part) Typical pin input capacitance Main divider ratio Maximum loop comparison frequency - - 512 210 1.0 - - - - 65535 4 pF indicative, not tested - MHz Reference divider input; pins 11, 12 fREFin VRFin ZREFin CREFin RREF Input frequency range from TCXO AC-coupled input signal level Input impedance (real part) Typical pin input capacitance Reference division ratio single-ended drive; max. limit is indicative fREF = 20 MHz fREF = 20 MHz 5 360 - - 4 - - 10 1.0 - 40 1300 - - 1023 MHz mVPP k pF Charge pump current setting resistor input; pin 10 RSET VSET External resistor from pin to ground Regulated voltage at pin RSET=7.5 k 6 - 7.5 1.25 15 - k V Charge pump outputs (including fractional compensation pump); pin 8; RSET =7.5k, FC=80 ICP IMATCH IZOUT ILPH VPH Charge pump current ratio to ISET1 Sink-to-source current matching Output current variation versus VPH Charge pump off leakage current Charge pump voltage compliance 2 Current gain IPH/ISET VPH=1/2 VDDCP VPH in compliance range VPH=1/2 VCC -15 -10 -10 -10 0.7 - +15 +10 +10 +10 VDDCP-0.8 % % % nA V 1999 Nov 04 6 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT Phase noise (RSET = 7.5 k, CP = 00) Synthesizer's contribution to close-in phase noise of 900 MHz RF signal at 1 kHz offset. Synthesizer's contribution to close-in phase noise of 1800 MHz RF signal at 1 kHz offset. Synthesizer's contribution to close-in phase noise of 800 MHz RF signal at 1 kHz offset. Synthesizer's contribution to close-in phase noise of 2100 MHz RF signal at 1 kHz offset. Interface logic input signal levels; pins 13, 14, 15, 16 VIH VIL ILEAK HIGH level input voltage LOW level input voltage Input leakage current logic 1 or logic 0 0.7*VDD -0.3 -0.5 - - - VDD+0.3 0.3*VDD +0.5 V V A GSM fREF = 13MHz, TCXO, fCOMP = 1MHz indicative, not tested TDMA fREF = 19.44MHz, TCXO, fCOMP = 240kHz indicative, not tested - - - - -90 -83 -85 -77 - - - - dBc/Hz dBc/Hz dBc/Hz dBc/Hz L(f) Lock detect output signal (in push/pull mode); pin 1 VOL VOH NOTES: 1. ISET = V SET R SET bias current for charge pumps. LOW level output voltage HIGH level output voltage Isink = 2mA Isource = -2mA - VDD-0.4 - - 0.4 - V V 2. The relative output current variation is defined as: DI OUT (I 2-I 1) + 2. ; with V 1 + 0.7V, V 2 + V DDCP -0.8V (See Figure 4.) I(I 2 ) I 1)I I OUT CURRENT IZOUT I2 I1 V1 V2 VPH I2 I1 SR00602 Figure 4. Relative Output Current Variation 1999 Nov 04 7 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 FUNCTIONAL DESCRIPTION Main Fractional-N divider The RFin inputs drive a pre-amplifier to provide the clock to the first divider stage. For single ended operation, the signal should be fed to one of the inputs while the other one is AC grounded. The pre-amplifier has a high input impedance, dominated by pin and pad capacitance. The circuit operates with signal levels from -18 dBm to 0 dBm, and at frequencies as high as 2.5 GHz. The divider consists of a fully programmable bipolar prescaler followed by a CMOS counter. Total divide ratios range from 512 to 65536. At the completion of a main divider cycle, a main divider output pulse is generated which will drive the main phase comparator. Also, the fractional accumulator is incremented by the value of NF. The accumulator works with modulo Q set by FMOD. When the accumulator overflows, the overall division ratio N will be increased by 1 to N + 1, the average division ratio over Q main divider cycles (either 5 or 8) will be NF Nfrac + N ) Q The output of the main divider will be modulated with a fractional phase ripple. The phase ripple is proportional to the contents of the fractional accumulator and is nulled by the fractional compensation charge pump. The reloading of a new main divider ratio is synchronized to the state of the main divider to avoid introducing a phase disturbance. Reference divider The reference divider consists of a divider with programmable values between 4 and 1023 followed by a three bit binary counter. The 3 bit SM (SA) register (see Figure 5) determines which of the 5 output pulses are selected as the main (auxiliary) phase detector input. Phase detector (see Figure 6) The reference and main (aux) divider outputs are connected to a phase/frequency detector that controls the charge pump. The pump current is set by an external resistor in conjunction with control bits CP0 and CP1 in the B-word (see Charge Pump table). The dead zone (caused by finite time taken to switch the current sources on or off) is cancelled by forcing the pumps ON for a minimum time at every cycle (backlash time) providing improved linearity. SM="000" SM="001" SM="010" SM="011" SM="100" REFERENCE INPUT TO MAIN PHASE DETECTOR DIVIDE BY R /2 /2 /2 /2 SA="100" SA="011" SA="010" SA="001" SA="000" TO AUXILIARY PHASE DETECTOR SR01415 Figure 5. Reference Divider 1999 Nov 04 8 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 VCC "1" D fREF REF DIVIDER R CLK R Q P P-TYPE CHARGE PUMP "1" AUX/MAIN DIVIDER X D CLK Q N R IPH N-TYPE CHARGE PUMP GND fREF R X P N IPH SR01451 Figure 6. Phase Detector Structure with Timing 1999 Nov 04 9 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 Main Output Charge Pumps and Fractional Compensation Currents (see Figure 7) The main charge pumps on pins PHP and PHI are driven by the main phase detector and the charge pump current values are determined by the current at pin RSET in conjunction with bits CP0, CP1 in the B-word (see table of charge pump ratios). The fractional compensation is derived from the current at RSET, the contents of the fractional accumulator FRD and by the program value of the FDAC. The timing for the fractional compensation is derived from the main divider. The main charge pumps will enter speed up mode after the A-word is set and strobe goes High. When strobe goes Low, charge pump will exit speed up mode. The compensation is done by sourcing a small current, ICOMP, see Figure 8, that is proportional to the fractional error phase. For proper fractional compensation, the area of the fractional compensation current pulse must be equal to the area of the fractional charge pump ripple. The width of the fractional compensation pulse is fixed to 128 VCO cycles, the amplitude is proportional to the fractional accumulator value and is adjusted by FDAC values (bits FC7-0 in the B-word). The fractional compensation current is derived from the main charge pump in that it follows all the current scaling through external resistor setting, RSET, programming or speed-up operation. For a given charge pump, ICOMP = ( IPUMP / 128 ) * ( FDAC / 5*128) * FRD FRD is the fractional accumulator value. The target values for FDAC are: 128 for FMOD = 1 (modulo 5) and 80 for FMOD = 0 (modulo 8). Principle of Fractional Compensation The fractional compensation is designed into the circuit as a means of reducing or eliminating fractional spurs that are caused by the fractional phase ripple of the main divider. If ICOMP is the compensation current and IPUMP is the pump current, then for each charge pump: IPUMP_TOTAL = IPUMP + ICOMP. REFERENCE R MAIN M DIVIDE RATIO N N N+1 N N+1 DETECTOR OUTPUT 2 4 1 3 0 ACCUMULATOR FRACTIONAL COMPENSATION CURRENT PULSE WIDTH MODULATION OUTPUT ON PUMP PULSE LEVEL MODULATION mA A SR01416 NOTE: For a proper fractional compensation, the area of the fractional compensation current pulse must be equal to the area of the charge pump ripple output. Figure 7. Waveforms for NF = 2 Modulo 5 fraction = 2/5 fRF 1930.140 MHz MAIN DIVIDER N = 8042 240.016 kHz FRACTIONAL ACCUMULATOR ICOMP IPUMP FMOD NF fREF 240 kHz LOOP FILTER & VCO SR01682 Figure 8. Current Injection Concept 1999 Nov 04 10 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 Charge pump currents CP0 0 1 IPHP 3xISET 1xlSET IPHP-SU 15xlSET 5xlSET Power-down mode The power-down signal can be either hardware (PON) or software (PD). The PON signal is exclusively ORed with the PD bits in B-word. If PON = 0, then the part is powered up when PD = 1. PON can be used to invert the polarity of the software bit PD. When the synthesizer is reactivated after power-down, the main and reference dividers are synchronized to avoid possibility of random phase errors on power-up. NOTES: 1. ISET=VSET/RSET bias current for charge pumps. 2. IPHP-SU is the total current at pin PHP during speed up condition. Lock Detect The output LOCK maintains a logic `1' when the auxiliary phase detector ANDed with the main phase detector indicates a lock condition. The lock condition for the main and auxiliary synthesizers is defined as a phase difference of less than "1 period of the frequency at the input REFin+, -. One counter can fulfill the lock condition when the other counter is powered down. Out of lock (logic `0') is indicated when both counters are powered down. 1999 Nov 04 11 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 Serial programming bus The serial input is a 3-wire input (CLOCK, STROBE, DATA) to program all counter divide ratios, fractional compensation DAC, selection and enable bits. The programming data is structured into 24 bit words; each word includes 2 or 3 address bits. Figure 9 shows the timing diagram of the serial input. When the STROBE goes active HIGH, the clock is disabled and the data in the shift register remains unchanged. Depending on the address bits, the data is latched into different working registers or temporary registers. In order to fully program the synthesizer, 2 words must be sent: B, and A. Table 1 shows the format and the contents of each word. The D word is normally used for testing purposes. When sending the B-word, data bits FC7-0 for the fractional compensation DAC are not loaded immediately. Instead they are stored in temporary registers. Only when the A-word is loaded, these temporary registers are loaded together with the main divider ratio. Serial bus timing characteristics (See Figure 9) VDD = VDDCP =+3.0V; Tamb = +25C unless otherwise specified. SYMBOL Serial programming clock; CLK tr tf Tcy Input rise time Input fall time Clock period - - 100 10 10 - 40 40 - ns ns ns PARAMETER MIN. TYP. MAX. UNIT Enable programming; STROBE tSTART tW tSU;E Delay to rising clock edge Minimum inactive pulse width Enable set-up time to next clock edge 40 1/fCOMP 20 - - - - - - ns ns ns Register serial input data; DATA tSU;DAT tHD;DAT Input data to clock set-up time Input data to clock hold time 20 20 - - - - ns ns Application information tSU;DAT Tcy tHD;DAT tr tf tSU;E CLK DATA ADDRESS MSB LSB STROBE tw tSTART SR01417 Figure 9. Serial Bus Timing Diagram 1999 Nov 04 12 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 Data format Table 1. Format of programmed data LAST IN p23 p22 MSB p21 p20 SERIAL PROGRAMMING FORMAT ../.. ../.. p1 FIRST IN LSB p0 Table 2. A word, length 24 bits LAST IN Address 0 0 MSB fmod FM 0 LSB FIRST IN Spare Fractional-N NF2 0 NF1 1 NF0 0 Main Divider ratio N15 0 N14 0 N13 1 N12 0 N11 0 N10 0 N9 1 N8 0 N7 0 N6 0 N5 1 N4 1 N3 0 N2 0 N1 0 N0 0 0 SP1 SP2 0 Default: A word select Fractional Modulus select Fractional-N Increment N-Divider Fixed to 00. FM 0 = modulo 8, 1 = modulo 5. NF2..0 Fractional N Increment values 000 to 111. N0..N15, Main divider values 512 to 65535 allowed for divider ratio. Table 3. B word, length 24 bits Address 0 1 R9 0 R8 0 R7 0 REFERENCE DIVIDER R6 1 R5 0 R4 1 R3 0 R2 0 R1 0 R0 1 LOCK LO 0 PD MAIN 0 CP CP0 0 FRACTIONAL COMPENSATION DAC FC7 0 FC6 1 FC5 0 FC4 1 FC3 0 FC2 0 FC1 0 FC0 0 SPARE SP3 0 Default: B word select R-Divider Charge pump current Ratio Lock detect output Fixed to 01 R0..R9, Reference divider values 4 to 1023 allowed for divider ration. CP0: Charge pump current ratio, see table of charge pump currents. L0 0 Main lock detect signal present at the LOCK pin (push/pull). 1 Main lock detect signal present at the LOCK pin (open drain). When main loop is in power down mode, the lock indicator is low. Main = 1: power to main divider, reference divider, main charge pumps, Main = 0 to power down. FC7..0 Fractional Compensation charge pump current DAC, values 0 to 255. Power down Fractional Compensation Table 4. D word, length 24 bits Address 1 1 Default: 0 - 0 SYNTHESIZER TEST BITS - 0 - 0 - 0 - 0 Tspu 0 - 0 - 0 - 0 - 0 - 0 SYNTHESIZER TEST BITS - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 - 0 Tspu: Speed up = 1 Forces the main charge pumps in speed-up mode all the time. NOTE: All test bits must be set to 0 for normal operation. 1999 Nov 04 13 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 800 600 400 Icp (uA) 200 0 -200 -400 -600 -800 0 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 ISET = 51.67 mA ISET = 103.33 mA ISET = 165.33 mA ISET = 206.67 mA ISET = 206.67 mA ISET = 165.33 mA ISET = 103.33 mA Icp (uA) ISET = 51.67 mA 600 400 200 0 Vdd = 3.0 V ISET = 165.33 A TEMP = 85C TEMP = 25C TEMP = -40C -200 -400 -600 0 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 3.25 3.5 COMPLIANCE VOLTAGE (V) COMPLIANCE VOLTAGE (V) SR01911 SR01912 Figure 10. Php Charge Pump Output vs. ISET (CP = 0, TEMP = 25_C) Figure 11. Php Charge Pump Output vs. Temperature (CP = 0; VDD = 3.0 V; ISET = 165.33 mA) 250 200 150 100 Icp (uA) 50 0 -50 -100 -150 -200 -250 0 ISET = 51.67 mA ISET = 103.33 mA ISET = 165.33 mA ISET = 206.67 mA 0.25 0.5 0.75 1 1.25 1.5 1.75 2 ISET = 206.67 mA ISET = 165.33 mA ISET = 103.33 mA ISET = 51.67 mA Icp (uA) 200 150 100 50 0 -50 -100 -150 -200 Vdd = 3.0 V ISET = 165.33 A TEMP = 85C TEMP = 25C TEMP = -40C 2.25 2.5 2.75 3 0 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 3.25 3.5 COMPLIANCE VOLTAGE (V) COMPLIANCE VOLTAGE (V) SR01913 SR01914 Figure 12. Php Charge Pump Output vs. ISET (CP = 1; TEMP = 25_C) Figure 13. Php Charge Pump Output vs. Temperature (CP = 1; VDD = 3.0 V; ISET = 165.33 mA) 3500 2500 1500 Icp (uA) 500 0 -500 -1500 -2500 -3500 0 ISET = 51.67 mA ISET = 103.33 mA ISET = 165.33 mA ISET = 206.67 mA 0.25 0.5 0.75 1 1.25 1.5 1.75 2 3000 ISET = 206.67 mA ISET = 165.33 mA ISET = 103.33 mA Icp (uA) ISET = 51.67 mA 1000 0 -1000 -2000 -3000 2.25 2.5 2.75 3 0 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 3.25 3.5 TEMP = 85_C TEMP = 25_C TEMP = -40_C 2000 COMPLIANCE VOLTAGE (V) COMPLIANCE VOLTAGE (V) SR01915 SR01916 Figure 14. Php-su Charge Pump Output vs. ISET (CP = 0; TEMP = 25_C) Figure 15. Php-su Charge Pump Output vs. Temperature (CP = 0; VDD = 3.0 V; ISET = 165.33 mA) 1999 Nov 04 14 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 1500 1000 500 Icp (uA) 0 -500 -1000 -1500 0 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 ISET = 51.67 mA ISET = 103.33 mA ISET = 165.33 mA ISET = 206.67 mA ISET = 206.67 mA ISET = 165.33 mA ISET = 103.33 mA Icp (uA) ISET = 51.67 mA 1000 800 600 400 200 0 -200 -400 -600 -800 -1000 0 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 2.75 3 3.25 3.5 COMPLIANCE VOLTAGE (V) COMPLIANCE VOLTAGE (V) TEMP = 85_C TEMP = 25_C TEMP = -40_C SR01917 SR01918 Figure 16. Php-su Charge Pump Output vs. ISET (CP = 1; TEMP = 25_C) Figure 17. Php-su Charge Pump Output vs. Temperature (CP = 1; VDD = 3.0 V; ISET = 165.33 mA) 0 MINIMUM SIGNAL INPUT LEVEL (dBm) -5 -10 -15 -20 -25 -30 -35 -40 1300 VDD = 5.00 V VDD = 3.75 V VDD = 3.00 V VDD = 2.70 V MINIMUM SIGNAL INPUT LEVEL (dBm) 0 -5 -10 -15 -20 -25 -30 -35 -40 -45 1300 TEMP = +85_C TEMP = +25_C TEMP = -40_C 1500 1700 1900 2100 2300 2500 2700 2900 1500 1700 1900 2100 2300 2500 2700 2900 3100 FREQUENCY (MHz) FREQUENCY (MHz) SR01919 SR01920 Figure 18. Main Divider Input Sensitivity vs. Frequency and Supply Voltage (TEMP = 25_C) Figure 19. Main Divider Input Sensitivity vs. Frequency and Temperature (VDD = 3.00 V) MINIMUM SIGNAL POWER LEVEL (dBm) 0 -5 -10 -15 -20 -25 -30 -35 -40 -45 -50 -55 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70 VDD = 5.00 V VDD = 3.75 V VDD = 3.00 V VDD = 2.70 V MINIMUM SIGNAL POWER LEVEL (dBm) 0 -5 -10 -15 -20 -25 -30 -35 -40 -45 -50 -55 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70 TEMP = +85_C TEMP = +25_C TEMP = -40_C FREQUENCY (MHz) FREQUENCY (MHz) SR01921 SR01922 Figure 20. Reference Divider Input Sensitivity vs. Frequency and Supply Voltage (TEMP = 25_C) Figure 21. Reference Divider Input Sensitivity vs. Frequency and Temperature (VDD = 3.00 V) 1999 Nov 04 15 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N synthesizer SA8016 11 10.5 10 I TOTAL (mA) 9.5 9 8.5 8 7.5 2 2.5 3 3.5 4 4.5 5 5.5 6 SUPPLY VOLTAGE (V) TEMP = +85_C TEMP = +25_C TEMP = -40_C SR01923 Figure 22. Current Supply Over VDD 1999 Nov 04 16 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N frequency synthesizer SA8016 HBCC24: plastic, heatsink bottom chip carrier; 24 terminals; body 4 x 4 x 0.65 mm SOT564-1 1999 Nov 04 17 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N frequency synthesizer SA8016 TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 1999 Nov 04 18 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N frequency synthesizer SA8016 NOTES 1999 Nov 04 19 Philips Semiconductors Product specification 2.5GHz low voltage fractional-N frequency synthesizer SA8016 Data sheet status Data sheet status Objective specification Preliminary specification Product specification Product status Development Qualification Definition [1] This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. Production [1] Please consult the most recently issued datasheet before initiating or completing a design. Definitions Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Disclaimers Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1999 All rights reserved. Printed in U.S.A. Date of release: 11-99 Document order number: 9397 750 06564 Philips Semiconductors 1999 Nov 04 20 |
Price & Availability of SA8016 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |