![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR FEATURES * 1 differential 3.3V, 5V LVPECL / ECL output * 1 differential PCLK, nPCLK input pair * PCLK, nPCLK pair can accept the following differential input levels: LVPECL, LVDS, CML, SSTL * Input frequency: 4GHz * Translates any single ended input signal to 3.3V LVPECL levels with resistor bias on nPCLK input * LVPECL mode operating voltage supply range: VCC = 3.0V to 5.5V, VEE = 0V * ECL mode operating voltage supply range: VCC = 0V, VEE = -5.5V to -3.0V * -40C to 85C ambient operating temperature * Pin compatible with MC100EP32 GENERAL DESCRIPTION The ICS873032 is a high speed, high performance Differential-to-3.3V, 5V LVPECL/ECL HiPerClockSTM Clock Generator a n d a m e m b e r o f t h e HiPerClockS TM family of High Perfor mance Clock Solutions from ICS. The ICS873032 is characterized to operate from either a 3.3V for a 5V power supply. ICS BLOCK DIAGRAM RESET PIN ASSIGNMENT RESET PCLK nPCLK VBB 1 2 3 4 8 7 6 5 Vcc Q nQ VEE PCLK nPCLK V BB /2 Q nQ ICS873032 8-Lead SOIC 3.90mm x 4.90mm x 1.37mm package body M Package Top View ICS873032 8-Lead TSSOP, 118 mil 3mm x 3mm x 0.95mm package body G Package Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. 873032AM www.icst.com/products/hiperclocks.html REV. A DECEMBER 7, 2004 1 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR Type Description TABLE 1. PIN DESCRIPTIONS Number 1 2 3 4 5 6, 7 8 Name RESET PCLK nPCLK VBB V EE nQ , Q VCC Input Input Input Output Power Output Power Pulldown Reset pin. Single-ended 100h LVPECL interface levels. Pulldown Clock input. Default LOW when left floating. LVPECL interface levels. Pulldown Clock input. LVPECL interface levels. Bias voltage. Negative supply pin. Differential output pair. LVPECL interface levels. Positive supply pin. NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS Symbol RPULLDOWN Parameter Input Pulldown Resistor Test Conditions Minimum Typical 75 Maximum Units K TABLE 3. TRUTH TABLE Inputs PCLK X nPCLK X RESET Z Q L F Outputs nQ H F Z nZ L Z = LOW to HIGH transistion nZ = HIGH to LOW transistion F = Divide by 2 Function PCLK tRR RESET Q FIGURE 1. TIMING DIAGRAM 873032AM www.icst.com/products/hiperclocks.html 2 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR 6V (LVPECL mode, VEE = 0) -6V (ECL mode, VCC = 0) -0.5V to VCC + 0.5V 0.5V to VEE - 0.5V 50mA 100mA 0.5mA -65C to 150C 112.7C/W (0 lfpm) 101.7C/W (0 m/s) NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ABSOLUTE MAXIMUM RATINGS Supply Voltage, VCC Negative Supply Voltage, VEE Inputs, VI (LVPECL mode) Inputs, VI (ECL mode) Outputs, IO Continuous Current Surge Current VBB Sink/Source, IBB Storage Temperature, TSTG Package Thermal Impedance, JA Package Thermal Impedance, JA Operating Temperature Range, TA -40C to +85C (Junction-to-Ambient) for 8 Lead SOIC (Junction-to-Ambient) for 8 Lead TSSOP TABLE 4A. POWER SUPPLY DC CHARACTERISTICS, VCC = 3.0V TO 5.5V; VEE = 0V Symbol VCC IE E Parameter Positive Supply Voltage Power Supply Current Test Conditions Minimum 3.0 Typical 3.3 22 Maximum 5.5 Units V mA TABLE 4B. LVPECL DC CHARACTERISTICS, VCC = 3.3V; VEE = 0V Symbol VOH VOL VIH VIL VBB VPP Parameter Output High Voltage; NOTE 1 Output Low Voltage; NOTE 1 Input High Voltage(Single-Ended) Input Low Voltage(Single-Ended) Output Voltage Reference Min 2.175 1.405 2.075 1.43 1.86 -40C Typ 2.275 1.545 Max 2.38 1.68 2.36 1.765 1.98 Min 2.225 1.425 2.075 1.43 1.86 25C Typ 2.295 1.52 Max 2.37 1.615 2.36 1.765 1.98 Min 2.295 1.44 2.075 1.43 1.86 85C Typ 2.33 1.535 Max 2.365 1.63 2.36 1.765 1.98 Units V V V V V 150 800 1200 150 800 1200 150 Peak-to-Peak Input Voltage Input High Voltage 1.2 3.3 1.2 3.3 1.2 VCMR Common Mode Range; NOTE 2, 3 Input 150 150 PCLK, nPCLK IIH High Current Input -10 -10 PCLK, nPCLK IIL -10 Low Current Input and output parameters vary 1:1 with VCC. VEE can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with 50 to VCC - 2V. NOTE 2: Common mode voltage is defined as VIH. NOTE 3: For single-ended applications, the maximum input voltage for PCLK, nPCLK is VCC + 0.3V. 800 1200 3.3 150 mV V A A 873032AM www.icst.com/products/hiperclocks.html 3 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR -40C Typ 3.975 3.245 TABLE 4C. LVPECL DC CHARACTERISTICS, VCC = 5V; VEE = 0V Symbol VOH VOL VIH VIL VBB VPP Parameter Output High Voltage; NOTE 1 Output Low Voltage; NOTE 1 Input High Voltage(Single-Ended) Input Low Voltage(Single-Ended) Output Voltage Reference Min 3.875 3.105 3.775 3.13 3.56 Max 4.08 3.38 4.06 3.465 3.68 Min 3.925 3.125 3.775 3.13 3.56 25C Typ 3.995 3.22 Max 4.07 3.315 4.06 3.465 3.68 Min 3.995 3.14 3.775 3.13 3.56 85C Typ 4.03 3.235 Max 4.065 3.33 4.06 3.465 3.68 Units V V V V V 150 800 1200 150 800 1200 150 Peak-to-Peak Input Voltage Input High Voltage 1.2 5 1.2 5 1.2 VCMR Common Mode Range; NOTE 2, 3 Input 150 150 PCLK, nPCLK IIH High Current Input -10 -10 PCLK, nPCLK IIL -10 Low Current Input and output parameters vary 1:1 with VCC. VEE can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with 50 to VCC - 2V. NOTE 2: Common mode voltage is defined as VIH. NOTE 3: For single-ended applications, the maximum input voltage for PCLK, nPCLK is VCC + 0.3V. 800 1200 5 150 mV V A A TABLE 4D. ECL DC CHARACTERISTICS, VCC = 0V; VEE = -5.5V TO -3.0V Symbol VOH VOL VIH VIL VBB VPP Parameter Output High Voltage; NOTE 1 Output Low Voltage; NOTE 1 Input High Voltage(Single-Ended) Input Low Voltage(Single-Ended) Output Voltage Reference -40C Min -1.125 -1.895 -1.225 -1.87 -1.44 25C Max -0.92 -1.62 -0.94 -1.535 -1.32 85C Max -0.93 -1.685 -0.94 -1.535 -1.32 Typ -1.025 -1.755 Min -1.075 -1.875 -1.225 -1.87 -1.44 Typ -1.005 -1.78 Min -1.005 -1.86 -1.225 -1.87 -1.44 Typ -0.97 -1.765 Max -0.935 -1.67 -0.94 -1.535 -1.32 Units V V V V V 150 800 1200 150 800 1200 150 Peak-to-Peak Input Voltage Input High Voltage VEE+1.2V 0 VEE+1.2V 0 VEE+1.2V VCMR Common Mode Range; NOTE 2, 3 Input 150 150 PCLK, nPCLK IIH High Current Input -10 -10 -10 PCLK, nPCLK IIL Low Current Input and output parameters vary 1:1 with VCC. VEE can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with 50 to VCC - 2V. NOTE 2: Common mode voltage is defined as VIH. NOTE 3: For single-ended applications, the maximum input voltage for PCLK, nPCLK is VCC + 0.3V. 800 1200 0 150 mV V A A 873032AM www.icst.com/products/hiperclocks.html 4 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR OR TABLE 5. AC CHARACTERISTICS, VCC = 0V; VEE = -5.5V TO -3.0V Symbol fMAX Parameter Input Frequency Propagation Delay; NOTE 1 Set/Reset Recovery Output Rise/Fall Time 20% to 80% Min VCC = 3.0 TO 5.5V; VEE = 0V -40C Typ TBD TBD TBD TBD Max Min 25C Typ 4 400 175 160 Max Min 85C Typ TBD TBD TBD TBD TBD Max Units GH z ps ps ps ps t PD tRR tR/tF Pulse Width RESET TBD 500 tPW All parameters are measured at f 1.7GHz, unless otherwise noted. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. 873032AM www.icst.com/products/hiperclocks.html 5 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR PARAMETER MEASUREMENT INFORMATION 2V VCC Qx SCOPE VCC nPCLK LVPECL nQx PCLK V PP Cross Points V CMR VEE V EE -3.5V to -1.0V OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEVEL nPCLK PCLK nQ Q tPD nQ Q Pulse Width t PERIOD odc = t PW t PERIOD PROPAGATION DELAY OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD 80% Clock Outputs 80% VSW I N G 20% tR tF 20% OUTPUT RISE/FALL TIME 873032AM www.icst.com/products/hiperclocks.html 6 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR APPLICATION INFORMATION WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF = VCC/2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and VCC = 3.3V, V_REF should be 1.25V and R2/R1 = 0.609. VCC R1 1K Single Ended Clock Input PCLK V_REF nPCLK C1 0.1u R2 1K FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT TERMINATION FOR 3.3V LVPECL OUTPUTS 50 transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 3A and 3B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 3.3V Zo = 50 FOUT FIN 125 Zo = 50 FOUT 125 Zo = 50 50 1 RTT = Z ((VOH + VOL) / (VCC - 2)) - 2 o 50 VCC - 2V RTT FIN Zo = 50 84 84 FIGURE 3A. LVPECL OUTPUT TERMINATION 873032AM FIGURE 3B. LVPECL OUTPUT TERMINATION REV. A DECEMBER 7, 2004 www.icst.com/products/hiperclocks.html 7 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both VSWING and VOH must meet the VPP and VCMR input requirements. Figures 5A to 5F show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested 3.3V 3.3V 3.3V R1 50 R2 50 PCLK 3.3V Zo = 50 Ohm CML 3.3V Zo = 50 Ohm Zo = 50 Ohm nPCLK HiPerClockS PCLK/nPCLK R1 100 Zo = 50 Ohm PCLK nPCLK HiPerClockS PCLK/nPCLK CML Built-In Pullup FIGURE 4A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN OPEN COLLECTOR CML DRIVER FIGURE 4B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A BUILT-IN PULLUP CML DRIVER 3.3V 3.3V 3.3V 3.3V 3.3V 3.3V 3.3V LVPECL Zo = 50 Ohm C1 R3 84 R4 84 PCLK Zo = 50 Ohm C2 nPCLK HiPerClockS PCLK/nPCLK R3 125 R4 125 PCLK Zo = 50 Ohm Zo = 50 Ohm nPCLK LVPECL R1 84 R2 84 HiPerClockS Input R5 100 - 200 R6 100 - 200 R1 125 R2 125 FIGURE 4C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE 2.5V 3.3V 2.5V R3 120 SSTL Zo = 60 Ohm PCLK Zo = 60 Ohm nPCLK HiPerClockS PCLK/nPCLK Zo = 50 Ohm 3.3V 3.3V 3.3V Zo = 50 Ohm R4 120 LVDS C1 R3 1K R4 1K PCLK R5 100 C2 nPCLK HiPerClockS PCL K/n PC LK R1 120 R2 120 R1 1K R2 1K FIGURE 4E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 4F. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER 873032AM www.icst.com/products/hiperclocks.html 8 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS873032. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS873032 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for VCC = 5.5V, which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. * * Power (core)MAX = VCC_MAX * IEE_MAX = 5.5V * 22mA = 121mW Power (outputs)MAX = 30.94mW/Loaded Output pair If all outputs are loaded, the total power is 1 * 30.94mW = 30.94mW Total Power_MAX (5.5V, with all outputs switching) = 121mW + 30.94mW = 151.9mW 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockSTM devices is 125C. The equation for Tj is as follows: Tj = JA * Pd_total + TA Tj = Junction Temperature JA = Junction-to-Ambient Thermal Resistance Pd_total = Total Device Power Dissipation (example calculation is in section 1 above) TA = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance JA must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 103.3C/W per Table 6A below. Therefore, Tj for an ambient temperature of 85C with all outputs switching is: 85C + 0.152W * 103.3C/W = 100.7C. This is well below the limit of 125C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). TABLE 6A. THERMAL RESISTANCE JA FOR 8-PIN SOIC, FORCED CONVECTION JA by Velocity (Linear Feet per Minute) 0 Single-Layer PCB, JEDEC Standard Test Boards Multi-Layer PCB, JEDEC Standard Test Boards 153.3C/W 112.7C/W 200 128.5C/W 103.3C/W 500 115.5C/W 97.1C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. TABLE 6B. THERMAL RESISTANCE JA FOR 8-PIN TSSOP, FORCED CONVECTION JA by Velocity (Meters per Second) 0 Multi-Layer PCB, JEDEC Standard Test Boards 873032AM 1 90.5C/W 2 89.8C/W REV. A DECEMBER 7, 2004 101.7C/W www.icst.com/products/hiperclocks.html 9 PRELIMINARY Integrated Circuit Systems, Inc. 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR VCC Q1 VOUT RL 50 VCC - 2V FIGURE 5. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a 50 load, and a termination voltage of V - 2V. CC * For logic high, VOUT = V (V CC_MAX OH_MAX =V CC_MAX -0.935V -V OH_MAX ) = 0.935V =V - 1.67V * For logic low, VOUT = V (V CC_MAX OL_MAX CC_MAX -V OL_MAX ) = 1.67V Pd_H is power dissipation when the output drives high. Pd_L is the power dissipation when the output drives low. ))/R ] * (V Pd_H = [(V - (V - 2V))/R ] * (V -V ) = [(2V - (V -V -V )= OH_MAX CC_MAX CC_MAX OH_MAX CC_MAX OH_MAX CC_MAX OH_MAX L L [(2V - 0.935V)/50] * 0.935V = 19.92mW Pd_L = [(V OL_MAX - (V CC_MAX - 2V))/R ] * (V L CC_MAX -V OL_MAX ) = [(2V - (V CC_MAX -V OL_MAX ))/R ] * (V L CC_MAX -V OL_MAX )= [(2V - 1.67V)/50] * 1.67V = 11.02mW Total Power Dissipation per output pair = Pd_H + Pd_L = 30.94mW 873032AM www.icst.com/products/hiperclocks.html 10 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR RELIABILITY INFORMATION TABLE 7A. JAVS. AIR FLOW TABLE FOR 8 LEAD SOIC JA by Velocity (Linear Feet per Minute) 0 Single-Layer PCB, JEDEC Standard Test Boards Multi-Layer PCB, JEDEC Standard Test Boards 153.3C/W 112.7C/W 200 128.5C/W 103.3C/W 500 115.5C/W 97.1C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. TABLE 7B. JAVS. AIR FLOW TABLE FOR 8 LEAD TSSOP JA by Velocity (Meters per Second) 0 Multi-Layer PCB, JEDEC Standard Test Boards 101.7C/W 1 90.5C/W 2 89.8C/W TRANSISTOR COUNT The transistor count for ICS873032 is: 165 873032AM www.icst.com/products/hiperclocks.html 11 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR FOR PACKAGE OUTLINE - M SUFFIX 8 LEAD SOIC TABLE 8A. PACKAGE DIMENSIONS SYMBOL N A A1 B C D E e H h L 5.80 0.25 0.40 0 1.35 0.10 0.33 0.19 4.80 3.80 1.27 BASIC 6.20 0.50 1.27 8 Millimeters MINIMUN 8 1.75 0.25 0.51 0.25 5.00 4.00 MAXIMUM Reference Document: JEDEC Publication 95, MS-012 873032AM www.icst.com/products/hiperclocks.html 12 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR FOR PACKAGE OUTLINE - G SUFFIX 8 LEAD TSSOP TABLE 8B. PACKAGE DIMENSIONS SYMBOL N A A1 A2 b c D E E1 e e1 L aaa 0.40 0 --0 0.79 0.22 0.08 3.00 BASIC 4.90 BASIC 3.00 BASIC 0.65 BASIC 1.95 BASIC 0.80 8 0.10 Millimeters Minimum 8 1.10 0.15 0.97 0.38 0.23 Maximum Reference Document: JEDEC Publication 95, MO-187 873032AM www.icst.com/products/hiperclocks.html 13 REV. A DECEMBER 7, 2004 PRELIMINARY Integrated Circuit Systems, Inc. ICS873032 HIGH SPEED, /2 DIFFERENTIAL-TO3.3V, 5V LVPECL/ECL CLOCK GENERATOR Package 8 lead SOIC 8 lead SOIC on Tape and Reel 8 lead TSSOP 8 lead TSSOP on Tape and Reel Count 96 per tube 2500 96 per tube 2500 Temperature -40C to 85C -40C to 85C -40C to 85C -40C to 85C TABLE 9. ORDERING INFORMATION Part/Order Number ICS873032AM ICS873032AMT ICS873032AG ICS873032AGT Marking 873032AM 873032AM 032 032 The aforementioned trademark, HiPerClockSTM is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. 873032AM www.icst.com/products/hiperclocks.html 14 REV. A DECEMBER 7, 2004 |
Price & Availability of ICS873032
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |