![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER FEATURES * High speed differential multiplexer. The device can be configured as either a 4:1 or 2:1 multiplexer * 1 differential 3.3V LVPECL output * 4 selectable CLK, nCLK inputs * CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL * Maximum output frequency up to 750MHz * Translates any single ended input signal to 3.3V LVPECL levels with resistor bias on nCLKx input * Part-to-part skew: 150ps (maximum) * Propagation delay: 1.5ns (maximum) * LVPECL mode operating voltage supply range: VCC = 3.135V to 3.465V, VEE = 0V * ECL mode operating voltage supply range: VCC = 0V, VEE = -3.135V to -3.465V * 0C to 70C ambient operating temperature * Industrial temperature information available upon request GENERAL DESCRIPTION The ICS85357-01 is a 4:1 or 2:1 Differential-to3.3V LVPECL / ECL clock multiplexer which can HiPerClockSTM operate up to 750MHz and is a member of the HiPerClockSTM family of High Performance Clock Solutions from ICS. The ICS85357-01 has 4 selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The device can operate using a 3.3V LVPECL (VEE = 0V, VCC = 3.135V to 3.465V) or 3.3V ECL (VCC = 0V, VEE = -3.135V to -3.465V). The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. The select pins have internal pulldown resistors. Leaving one input unconnected (pulled to logic low by the internal resistor) will transform the device into a 2:1 multiplexer. The SEL1 pin is the most significant bit and the binary number applied to the select pins will select the same numbered data input (i.e., 00 selects CLK0, nCLK0). ,&6 BLOCK DIAGRAM CLK0 nCLK0 CLK1 nCLK1 CLK2 nCLK2 CLK3 nCLK3 00 PIN ASSIGNMENT VCC CLK0 nCLK0 CLK1 nCLK1 CLK2 nCLK2 CLK3 nCLK3 VEE 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 VCC SEL1 SEL0 VCC Q0 nQ0 VCC nc nc VEE 01 Q0 nQ0 10 11 ICS85357-01 SEL1 SEL0 20-Lead TSSOP 4.40mm x 6.50mm x 0.90mm body package G Package Top View 85357AG-01 www.icst.com/products/hiperclocks.html 1 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER Type Power Input Input Input Input Input Input Input Input Power Unused Output Input Input Pulldown Pulldown Pulldown Pullup Pulldown Pullup Pulldown Pullup Pulldown Pullup Description Positive supply pins. Connect to 3.3V. Non-inver ting differential clock input. Inver ting differential clock input. Non-inver ting differential clock input. Inver ting differential clock input. Non-inver ting differential clock input. Inver ting differential clock input. Non-inver ting differential clock input. Inver ting differential clock input. Negative supply pins. Connect to ground. No connect. Differential output pairs. LVPECL interface levels. Clock select input. LVCMOS / LVTTL interface levels. Clock select input. LVCMOS / LVTTL interface levels. TABLE 1. PIN DESCRIPTIONS Number 1, 14, 17, 20 2 3 4 5 6 7 8 9 10, 11 12, 13 15, 16 18 19 Name VCC CLK0 nCLK0 CLK1 nCLK1 CLK2 nCLK2 CLK3 nCLK3 VEE nc nQ0, Q0 SEL0 SEL1 NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS Symbol Parameter CLK, nCLK, CLK1, nCLK1, CLK2, nCLK2, CLK3, nCLK3 SEL0, SEL1 51 51 Test Conditions Minimum Typical Maximum 4 4 Units pF pF K K CIN Input Capacitance RPULLUP RPULLDOWN Input Pullup Resistor Input Pulldown Resistor TABLE 3. CONTROL INPUT FUNCTION TABLE Inputs SEL1 0 0 1 1 SEL0 0 1 0 1 Clock Out CLK CLK0, nCLK0 CLK1, nCLK1 CLK2, nCLK2 CLK3, nCLK3 85357AG-01 www.icst.com/products/hiperclocks.html 2 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER 4.6V -0.5V to VCC + 0.5V -0.5V to VCC + 0.5V 73.2C/W (0lfpm) -65C to 150C ABSOLUTE MAXIMUM RATINGS Supply Voltage, VCC Inputs, VI Outputs, VO Package Thermal Impedance, JA Storage Temperature, TSTG Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. TABLE 4A. POWER SUPPLY DC CHARACTERISTICS, VCC = 3.3V5%, TA=0C TO 70C Symbol VCC IEE Parameter Positive Supply Voltage Power Supply Current Test Conditions Minimum 3.135 Typical 3.3 Maximum 3.465 35 Units V mA TABLE 4B. LVCMOS / LVTTL DC CHARACTERISTICS, VCC = 3.3V5%, TA=0C TO 70C Symbol VIH VIL IIH IIL Parameter Input High Voltage Input Low Voltage Input High Current Input Low Current SEL0, SEL1 SEL0, SEL1 SEL0, SEL1 SEL0, SEL1 VCC = VIN = 3.465V VCC = 3.465V, VIN = 0V -5 Test Conditions Minimum 2 -0.3 Typical Maximum 3.765 0.8 150 Units V V A A TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS, VCC = 3.3V5%, TA=0C TO 70C Symbol Parameter CLK0, CLK1, CLK2, CLK3 Test Conditions VCC = VIN = 3.465V Minimum Typical Maximum 150 5 Units A A A A 1.3 VCC - 0.85 V V nCLK0, nCLK1, VCC = VIN = 3.465V nCLK2, nCLK3 CLK0, CLK1, -5 VCC = 3.465V, VIN = 0V CLK2, CLK3 IIL Input Low Current nCLK0, nCLK1, VCC = 3.465V, VIN = 0V -150 nCLK2, nCLK3 Peak-to-Peak Voltage 0.15 VPP Common Mode Input Voltage; VCMR VEE + 0.5 NOTE 1, 2 NOTE 1: Common mode input voltage is defined as VIH. NOTE 2: For single ended applications, the maximum input voltage for CLKx, nCLKx is VCC + 0.3V. IIH Input High Current 85357AG-01 www.icst.com/products/hiperclocks.html 3 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER Test Conditions Minimum VCC - 1.4 VCC - 2.0 0.6 Typical Maximum VCC - 1.0 VCC -1.7 0.85 Units V V V TABLE 4D. LVPECL DC CHARACTERISTICS, VCC = 3.3V5%, TA=0C TO 70C Symbol VOH VOL VSWING Parameter Output High Voltage; NOTE 1 Output Low Voltage; NOTE 1 Peak-to-Peak Output Voltage Swing NOTE 1: Outputs terminated with 50 to VCC - 2V. TABLE 5. AC CHARACTERISTICS, VCC = 3.3V5%, TA=0C TO 70C Symbol fMAX tPD Parameter Maximum Output Frequency Propagation Delay; NOTE 1 Par t-to-Par t Skew; NOTE 2, 3 Output Rise Time Output Fall Time 20% to 80% @50MHz 20% to 80% @50MHz 300 300 400 400 750MHz 1 1.2 Test Conditions Minimum Typical Maximum 750 1.5 150 700 700 Units MHz ns ps ps ps % tsk(pp) tR tF odc Output Duty Cycle 47 53 All parameters measured at 500MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. 85357AG-01 www.icst.com/products/hiperclocks.html 4 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER PARAMETER MEASUREMENT INFORMATION VCC SCOPE Qx Q0 LVPECL VCC = 2.0V nQ0 nQx VEE = -1.3V 0.135V FIGURE 1 - OUTPUT LOAD TEST CIRCUIT V CC CLKx V nCLKx PP Cross Points V CMR VEE FIGURE 2 - DIFFERENTIAL INPUT LEVEL 85357AG-01 www.icst.com/products/hiperclocks.html 5 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER Q0 PART 1 nQ0 Q0 PART 2 nQ0 tsk(pp) FIGURE 3- PART-TO-PART SKEW 80% 80% V SWING 20% Clock Inputs and Outputs t t AND 20% R F FIGURE 4 - INPUT OUTPUT RISE AND FALL TIME CLKx nCLKx Q0 nQ0 t PD FIGURE 5 - PROPAGATION DELAY CLKx, Q0 nCLKx, nQ0 Pulse Width t t odc = t PW PERIOD PERIOD FIGURE 6 - odc & tPERIOD 85357AG-01 www.icst.com/products/hiperclocks.html 6 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER APPLICATION INFORMATION WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 7 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF ~ VCC/2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and VCC = 3.3V, V_REF should be 1.25V and R2/R1 = 0.609. VCC R1 1K CLK_IN + V_REF - C1 0.1uF R2 1K FIGURE 7 - SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT 85357AG-01 www.icst.com/products/hiperclocks.html 7 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS85357-01. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS85357-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for VCC = 3.3V + 5% = 3.465V, which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. * * Power (core)MAX = VCC_MAX * IEE_MAX = 3.465V * 35mA = 121.3mW Power (outputs)MAX = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 1 * 30.2mW = 30.2mW Total Power_MAX (3.465V, with all outputs switching) = 173.25mW + 120.8mW = 151.5mW 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockSTM devices is 125C. The equation for Tj is as follows: Tj = JA * Pd_total + TA Tj = Junction Temperature JA = junction-to-ambient thermal resistance Pd_total = Total device power dissipation (example calculation is in section 1 above) TA = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance JA must be used . Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70C with all outputs switching is: 70C + 0.151W * 66.6C/W = 80.06C. This is well below the limit of 125C This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance qJA for 20-pin TSSOP, Forced Convection qJA by Velocity (Linear Feet per Minute) 0 Single-Layer PCB, JEDEC Standard Test Boards 114.5C/W Multi-Layer PCB, JEDEC Standard Test Boards 73.2C/W 200 98.0C/W 66.6C/W 500 88.0C/W 63.5C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. 85357AG-01 www.icst.com/products/hiperclocks.html 8 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. 3. Calculations and Equations. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 8. VCC Q1 VOUT RL 50 VCC - 2V Figure 8 - LVPECL Driver Circuit and Termination To calculate worst case power dissipation into the load, use the following equations which assume a 50 load, and a termination voltage of V - 2V. CC Pd_H is power dissipation when the output drives high. Pd_L is the power dissipation when the output drives low. Pd_H = [(V OH_MAX - (V CC_MAX - 2V))/R ] * (V L L CC_MAX -V OH_MAX ) Pd_L = [(VOL_MAX - (VCC_MAX - 2V))/R ] * (VCC_MAX - VOL_MAX) * For logic high, VOUT = V Using V * CC_MAX OH_MAX =V CC_MAX - 1.0V OH_MAX = 3.465, this results in V =V = 2.465V For logic low, VOUT = V Using V CC_MAX OL_MAX CC_MAX - 1.7V OL_MAX = 3.465, this results in V = 1.765V Pd_H = [(2.465V - (3.465V - 2V))/50] * (3.465V - 2.465V) = 20mW Pd_L = [(1.765V - (3.465V - 2V))/50] * (3.465V - 1.765V) = 10.2mW Total Power Dissipation per output pair = Pd_H + Pd_L = 30.2mW 85357AG-01 www.icst.com/products/hiperclocks.html 9 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER RELIABILITY INFORMATION TABLE 7. JAVS. AIR FLOW TABLE qJA by Velocity (Linear Feet per Minute) 0 Single-Layer PCB, JEDEC Standard Test Boards 114.5C/W Multi-Layer PCB, JEDEC Standard Test Boards 73.2C/W 200 98.0C/W 66.6C/W 500 88.0C/W 63.5C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. TRANSISTOR COUNT The transistor count for ICS85357-01 is: 400 85357AG-01 www.icst.com/products/hiperclocks.html 10 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER PACKAGE OUTLINE - G SUFFIX TABLE 8. PACKAGE DIMENSIONS SYMBOL MIN N A A1 A2 b c D E E1 e L aaa 0.45 0 -4.30 0.65 BASIC 0.75 8 0.10 -0.05 0.80 0.19 0.09 6.40 6.40 BASIC 4.50 20 1.20 0.15 1.05 0.30 0.20 6.60 Millimeters MAX Reference Document: JEDEC Publication 95, MO-153 85357AG-01 www.icst.com/products/hiperclocks.html 11 REV. A JULY 16, 2001 Integrated Circuit Systems, Inc. ICS85357-01 4:1 OR 2:1 DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER Marking Package 20 lead TSSOP 20 lead TSSOP on Tape and Reel Count 74 per tube 2500 Temperature 0C to 70C 0C to 70C TABLE 9. ORDERING INFORMATION Part/Order Number ICS85357AG-01 ICS85357AG-01T ICS85357AG-01 ICS85357AG-01 While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. 85357AG-01 www.icst.com/products/hiperclocks.html 12 REV. A JULY 16, 2001 |
Price & Availability of ICS85357-01
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |