![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
MK2059-01 VCXO-Based Frame Clock Frequency Translator Description The MK2059-01 is a VCXO (Voltage Controlled Crystal Oscillator) based clock generator that produces common telecommunications reference frequencies. The output clock is phase locked to an 8kHz (frame rate) input reference clock. The MK2059-01 also provides jitter attenuation. Included in the selection of output frequencies are these common system clocks: 1.544 MHz (T1) 19.44 MHz (OC-3) 2.048 (E1) 16.384 MHz (8x E1) Features * Generates T1, E1, OC-3 and other common telecom * * * * * * * * * * clock frequencies from an 8kHz frame clock Configurable jitter attenuation characteristics, excellent for use as a Stratum source de-jitter circuit 2:1 Input MUX for input reference clocks VCXO-based clock generation offers very low jitter and phase noise generation Output clock is phase and frequency locked to the selected input reference clock Fixed input to output phase relationship (except for 1.544 MHz and 2.048 MHz output selections) +115ppm minimum crystal frequency pullability range, using recommended crystal Industrial temperature range Low power CMOS technology 20 pin SOIC package Single 3.3V power supply This monolithic IC, combined with an external inexpensive quartz crystal, can be used to replace a more costly hybrid VCXO retiming module. Through selection of external loop filter components, the PLL loop bandwidth and damping factor can be tailored to meet input clock jitter attenuation requirements. A loop bandwidth down to the Hz range is possible Block Diagram Pullable Crystal ISET X1 X2 VDD VDD 3 8kHz Ref Input ICLK2 8kHz Ref Input ICLK1 ISEL 1 0 Phase Detector Charge Pump VCXO Output Divider CLK Feedback Divider SEL2:0 3 CHGP VIN GND 4 MDS 2059-01 D 1 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator Pin Assignment X1 VD D VD D VD D V IN GND GND GND CHG P IS E T 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 X2 GND IS E L IC L K 1 IC L K 2 SEL0 CLK NC SEL1 SEL2 Output Clock Selection Table Input 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz 8 kHz SEL2 0 0 0 0 M M M M 1 1 1 1 SEL1 0 0 1 1 0 0 1 1 0 0 1 1 SEL0 0 1 0 1 0 1 0 1 0 1 0 1 Output Clock (MHz) 1.544 2.048 16.384 17.664 18.528 20.00 25.00 25.92 19.44 20.48 24.704 24.576 Crystal Used (MHz) 24.704 24.576 16.384 17.664 18.528 20.00 25.00 25.92 19.44 20.48 24.704 24.576 20 pin 300 mil SOIC Note: For SEL input pin programming: 0 = GND, 1 = VDD, M = Floating Pin Descriptions Pin Number 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Pin Name X1 VDD VDD VDD VIN GND GND GND CHGP ISET SEL2 SEL1 NC CLK SEL0 ICLK2 ICLK1 ISEL GND X2 Pin Type Power Power Power Input Power Power Power Output Input Input Input Output Input Input Input Input Power - Pin Description Crystal Input. Connect this pin to the specified crystal. Power Supply. Connect to +3.3V. Power Supply. Connect to +3.3V. Power Supply. Connect to +3.3V. VCXO Control Voltage Input. Connect this pin to CHGP pin and the external loop filter as shown in this data sheet. Connect to ground Connect to ground Connect to ground Charge Pump Output. Connect this pin to the external loop filter and to pin VIN. Charge pump current setting node, connection for setting resistor. Output Frequency Selection Pin 2. Determines output frequency as per table above. Internally biased to VDD/2. Output Frequency Selection Pin 1. Determines output frequency as per table above. Internal pull-up. No Internal Connection. Clock Output Output Frequency Selection Pin 0. Determines output frequency as per table above. Internal pull-up. Input Clock Connection 2. Connect an input reference clock to this pin. If unused, connect to ground. Input Clock Connection 1. Connect an input reference clock to this pin. If unused, connect to ground. Input Selection. Used to select which reference input clock is active. Low input level selects ICLK1, high input level selects ICLK2. Internal pull-up. Connect to ground. Crystal Output. Connect this pin to the specified crystal. MDS 2059-01 D 2 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator Functional Description The MK2059-01 is a clock generator IC that generates an output clock directly from an internal VCXO circuit which works in conjunction with an external quartz crystal. The VCXO is controlled by an internal PLL (Phase Locked Loop) circuit, enabling the device to perform clock regeneration from an input reference clock. The MK2059-01 is configured to provide a MHz communications reference clock output from an 8kHz input clock. There are 12 selectable output frequencies. Please refer to the Output Clock Selection Table on Page 2. Most typical PLL clock devices use an internal VCO (Voltage Controlled Oscillator) for output clock generation. By using a VCXO with an external crystal, the MK2059-01 is able to generate a low jitter, low phase-noise output clock within a low bandwidth PLL. This serves to provide input clock jitter attenuation and enables stable operation with a low frequency reference clock. The VCXO circuit requires an external pullable crystal for operation. External loop filter components enable a PLL configuration with low loop bandwidth. Quartz Crystal It is important that the correct type of quartz crystal is used with the MK2059-01. Failure to do so may result in reduced frequency pullability range, inability of the loop to lock, or excessive output phase jitter. The MK2059-01 operates by phase-locking the VCXO circuit to the input signal of the selected ICLK input. The VCXO consists of the external crystal and the integrated VCXO oscillator circuit. To achieve the best performance and reliability, a crystal device with the recommended parameters (shown below) must be used, and the layout guidelines discussed in the PCB Layout Recommendations section must be followed. The frequency of oscillation of a quartz crystal is determined by its cut and by the external load capacitance. The MK2059-01 incorporates variable load capacitors on-chip which "pull", or change, the frequency of the crystal. The crystals specified for use with the MK2059-01 are designed to have zero frequency error when the total of on-chip + stray capacitance is 14pF. To achieve this, the layout should use short traces between the MK2059-01 and the crystal. A complete description of the recommended crystal parameters is shown in application note MAN05. Application Information Output Frequency Configuration The MK2059-01 is configured to generate a set of output frequencies from an 8kHz input clock. Please refer to the Output Clock Selection Table on Page 2. Input bits SEL2:0 are set according to this table, as is the external crystal frequency. Please refer to the Quartz Crystal section on this page regarding external crystal requirements. A list of qualified crystal devices that meet these requirements can be found at http://www.icst.com/products/telecom/vcxocrystals.htm PLL Loop Filter Components All analog PLL circuits use a loop filter to establish operating stability. The MK2059-01 uses external loop filter components for the following reasons: 1) Larger loop filter capacitor values can be used, allowing a lower loop bandwidth. This enables the use of lower input clock reference frequencies and also input clock jitter attenuation capabilities. Larger loop filter capacitors also allow higher loop damping factors when less passband peaking is desired. 2) The loop filter values can be user selected to optimize loop response characteristics for a given application. Referencing the External Component Schematic on this page, the external loop filter is made up of components RS, CS and CP. RSET establishes PLL charge pump current and therefore influences loop Input Mux The Input Mux serves to select between two alternate input reference clocks. Upon reselection of the input clock, clock glitches on the output clock will not be generated due to the "fly-wheel" effect of the VCXO (the quartz crystal is a high-Q tuned circuit). When the input clocks are not phase aligned, the phase of the output clock will change to reflect the phase of newly selected input at a controlled phase slope (rate of phase change) as influenced by the PLL loop characteristics. MDS 2059-01 D 3 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator filter characteristics. Tools for determining loop filter component values are at http://www.icst.com/products/telecom/partref.htm. External Component Schematic CL Don't Stuff (Refer to Optional Crystal Tuning section) X1 VDD VDD VDD VIN CL Crystal 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 X2 GND ISEL ICLK1 ICLK2 SEL0 CLK NC SEL1 SEL2 CP RS CS GND GND GND CHGP ISET RSET Recommended Loop Filter Values Vs. Output Frequency Range Selection Crystal SEL2 SEL1 SEL0 Multiplier RSET RS CS 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF 0.1 mF CP Loop Bandwidth (-3dB point) Damping Factor 1.4 1.4 1.7 1.7 1.6 1.6 1.4 1.4 1.6 1.6 1.4 1.4 0 0 0 0 M M M M 1 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 (N) 3088 3072 2048 2208 2316 2500 3125 3240 2430 2560 3088 3072 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 120 kW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 1.0 MW 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 4.7 nF 18 Hz 19 Hz 27 Hz 26 Hz 24 Hz 22 Hz 18 Hz 17 Hz 23 Hz 22 Hz 18 Hz 19 Hz Note: For SEL input pin programming: 0 = GND, 1 = VDD, M = Floating MDS 2059-01 D 4 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator A "normalized" PLL loop bandwidth may be calculated as follows: R S I CP 575 NBW = --------------------------------------N The "normalized" bandwidth equation above does not take into account the effects of damping factor or the second pole. However, it does provide a useful approximation of filter performance. The loop damping factor is calculated as follows: 625 I CP C S Damping Factor = R S ---------------------------------------N Where: RZ = Value of resistor in loop filter (Ohms) ICP = Charge pump current (amps) (refer to Charge Pump Current Table, below) N = Crystal multiplier shown in the above table C1 = Value of capacitor C1 in loop filter (Farads) As a general rule, the following relationship should be maintained between components C1 and C2 in the loop filter: CP S = ----- Special considerations must be made in choosing loop components CS and CP. These recommendations can be found in http://www.icst.com/products/telecom/loopfiltercap.htm Series Termination Resistor Clock output traces over one inch should use series termination. To series terminate a 50W trace (a commonly used trace impedance), place a 33W resistor in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is 20W. (The optional series termination resistor is not shown in the External Component Schematic.) Decoupling Capacitors As with any high performance mixed-signal IC, the MK2059-01 must be isolated from system power supply noise to perform optimally. Decoupling capacitors of 0.01F must be connected between each VDD and the PCB ground plane. To further guard against interfering system supply noise, the MK2059-01 should use one common connection to the PCB power plane as shown in the diagram on the next page. The ferrite bead and bulk capacitor help reduce lower frequency noise in the supply that can lead to output clock phase modulation. C Recommended Power Supply Connection for Optimal Device Performance V D D P in C onnection to 3.3V P ow er P lane Ferrite Bead V D D P in 20 Charge Pump Current Table RSET 1.4 MW 680 kW 540 kW 120 kW Charge Pump Current (ICP) 10 mA 20 mA 25 mA 100 mA B ulk D ecoupling C apac itor (such as 1 F Tantalum) V D D P in 0.01 F D ecoupling C apacitors Crystal Load Capacitors The device crystal connections should include pads for small capacitors from X1 to ground and from X2 to ground, shown as CL in the External Component Schematic. These capacitors are used to adjust the stray capacitance of the board to match the nominally MDS 2059-01 D 5 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator required crystal load capacitance. Because load capacitance can only be increased in this trimming process, it is important to keep stray capacitance to a minimum by using very short PCB traces (and no via's) been the crystal and device. In most cases the load capacitors will not be required. They should not be stuffed on the prototype evaluation board as the indiscriminate use of these trim capacitors will typically cause more crystal centering error than their absence. If the need for the load capacitors is later determined, the values will fall within the 1-4 pf range. The need for, and value of, these trim capacitors can only be determined at prototype evaluation. Please refer to application note MAN05 for the procedure to determine the capacitor values. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device. The ICS Applications Note MAN05 may also be referenced for additional suggestions on layout of the crystal section. PCB Layout Recommendations For optimum device performance and lowest output phase noise, the following guidelines should be observed. Please also refer to the Recommended PCB Layout drawing on Page 7. 1) Each 0.01F decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. No via's should be used between decoupling capacitor and VDD pin. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via. Distance of the ferrite bead and bulk decoupling from the device is less critical. 2) The loop filter components must also be placed close to the CHGP and VIN pins. CP should be closest to the device. Coupling of noise from other system signal traces should be minimized by keeping traces short and away from active signal traces. Use of vias should be avoided. 3) The external crystal should be mounted just next to the device with short traces. The X1 and X2 traces should not be routed next to each other with minimum spaces, instead they should be separated and away from other traces. 4) To minimize EMI the 33W series termination resistor, if needed, should be placed close to the clock output. 5) An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers (the ferrite bead and bulk decoupling capacitor can be mounted on the back). Other signal traces should be routed away from the MK2059-01. MDS 2059-01 D 6 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator Recommended PCB Layout F or m inim um output clock jitter, rem ove ground and pow er plane w ithin this entire area. A lso route all other traces aw ay from this area. G F or m inim um output clock jitter, device V D D connections should be m ade to com m on bulk decoupling device (see text). G G G G 1 2 3 4 5 6 7 8 9 10 G G G G 20 19 18 17 16 15 14 13 12 11 NC Legend: G G = G round Connection Absolute Maximum Ratings Stresses above the ratings listed below can cause permanent damage to the MK2059-01. These ratings, which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. Item Supply Voltage, VDD All Inputs and Outputs Ambient Operating Temperature Storage Temperature Junction Temperature Soldering Temperature 7V Rating -0.5V to VDD+0.5V -40 to +85C -65 to +150C 175C 260C MDS 2059-01 D 7 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator Recommended Operation Conditions Parameter Ambient Operating Temperature Power Supply Voltage (measured in respect to GND) Min. -40 +3.15 Typ. +3.3 Max. +85 +3.45 Units C V DC Electrical Characteristics Unless stated otherwise, VDD = 3.3V 5%, Ambient Temperature -40 to +85C Parameter Operating Voltage Supply Current Input High Voltage, SEL2 Input Low Voltage, SEL2 Input High Voltage, ISEL, SEL1:0 Input Low Voltage, ISEL, SEL1:0 Input High Voltage, ICLK1, 2 Input Low Voltage, ICLK1, 2 Input High Current Input Low Current Input Capacitance, except X1 Output High Voltage (CMOS Level) Output High Voltage Output Low Voltage Short Circuit Current VIN, VCXO Control Voltage Nominal Output Impedance Symbol VDD IDD VIH VIL VIH VIL VIH VIL IIH IIL CIN VOH VOH VOL IOS VXC ZOUT Conditions Clock outputs unloaded, VDD = 3.3V Min. 3.15 Typ. 3.3 10 Max. 3.45 15 Units V mA V VDD-0.5 0.5 2 0.8 VDD/2+1 VDD/2-1 V V V V V VIH = VDD VIL = 0 IOH = -4 mA IOH = -8 mA IOL = 8 mA -10 -10 7 VDD-0.4 2.4 +10 +10 mA mA pF V V 0.4 50 0 20 VDD V mA V W AC Electrical Characteristics Unless stated otherwise, VDD = 3.3V 5%, Ambient Temperature -40 to +85 C Parameter VCXO Crystal Pull Range VCXO Crystal Nominal Frequency Input Jitter Tolerance Symbol fXP fX tji Conditions Using Recommended Crystal Min. -115 13.5 Typ. Max. Units +115 27 0.4 ppm MHz UI In reference to input clock period MDS 2059-01 D 8 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator Parameter Input pulse width (1) Output Frequency Error Output Duty Cycle (% high time) Output Rise Time Output Fall Time Skew, Input to Output Clock Note 2 Cycle Jitter (short term jitter) Timing Jitter, Filtered 500Hz-1.3MHz (OC-3) Timing Jitter, Filtered 65kHz-1.3MHz (OC-3) Symbol tpi FOUT tOD tOR tOF tIO Conditions ICLK = 0 ppm error Measured at VDD/2, CL=15pF 0.8 to 2.0V, CL=15pF 2.0 to 0.8V, CL=15pF All output clock selections except 1.544 and 2.048 MHz Referenced to Mitel/Zarlink MT9045, Note 3 Referenced to Mitel/Zarlink MT9045, Note 3 Min. 10 0 40 Typ. 0 Max. Units ns 0 60 1.5 1.5 ppm % ns ns ns -5 +5 tja tjf 150 227 ps p-p ps p-p tjf 170 ps p-p Note 1: Minimum high or low time of input clock. Note 2: For the 1.544MHz and 2.048MHz output selections, the input to output clock skew is not controlled nor predictable and will change between power up cycles. Because it is dependent on the phase relationship between the output and feedback divider states following power up, the input to output clock skew will remain stable during a given power up cycle. If controlled input to output skew is desired for this output clock frequency please refer to the MK2049 or MK2069 products. Note 3: Input reference is the 8 kHz output from a Mitel/Zarlink MT9045 device in freerun mode (SEL2:0 = 100, 19.44 MHz external crystal). MDS 2059-01 D 9 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com MK2059-01 VCXO-Based Frame Clock Frequency Translator Package Outline and Package Dimensions (20 pin SOIC, 300 Mil. Wide Body) Package dimensions are kept current with JEDEC Publication No. 95 Millimeters 20 Inches Min Max Symbol Min Max E INDEX AREA H 12 D A A1 B C D E e H h L a -2.65 1.10 -0.33 0.51 .18 .32 12.60 13.00 7.40 7.60 1.27 BASIC 10.00 10.65 0.25 0.75 0.40 1.27 0 8 -.104 .0040 -.013 .020 .007 .013 .496 .512 .291 .299 0.050 BASIC .394 .419 .010 0.029 .016 .050 0 8 A A1 h x 45 C -Ce B SEATING PLANE .10 (.004) L C Ordering Information Part / Order Number MK2059-01SI MK2059-01SITR Marking MK2059-01SI MK2059-01SI Shipping packaging Tubes Tape and Reel Package 20 pin SOIC 20 pin SOIC Temperature -40 to +85 C -40 to +85 C While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. MDS 2059-01 D 10 Revision 051203 Integrated Circuit Systems, Inc. 525 Race Street, San Jose, CA 95126 tel (408) 295-9800 www.icst.com |
Price & Availability of MK205901
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |