|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
M54/74HCT563 M54/74HCT573 OCTAL D-TYPE LATCH WITH 3 STATE OUTPUT HCT563 INVERTING - HCT573 NON INVERTING .HI .LOWPOWERDI .COMPATI .OUTPUTDRI .SYMMETRI .BALANCEDPROPAGATI .PI DESCRIPTION GH SPEED tPD = 18 ns (TYP.) AT VCC = 5 V SSIPATION ICC = 4 A (MAX.) AT TA = 25 C BLE WITH TTL OUTPUTS VIH = 2V (MIN.) VIL = 0.8V (MAX.) VE CAPABILITY 15 LSTTL LOADS CAL OUTPUT IMPEDANCE IOL = IOH= 6 mA (MIN.) ON DELAYS tPLH = tPHL N AND FUNCTION COMPATIBLE WITH 54/74LS563/573 B1R (Plastic Package) F1R (Ceramic Package) M1R (Micro Package) C1R (Chip Carrier) ORDER CODES : M54HCTXXXF1R M74HCTXXXM1R M74HCTXXXB1R M74HCTXXXC1R The M54/74HCT563 and M54HCT573 are high speed CMOS OCTAL LATCH WITH 3-STATE OUTPUTS fabricated with silicon gate C2MOS technology. These ICs achive the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation. These 8 bit D-Type latches are controlled by a latch enable input (LE) and a output enable input (OE). While the LE input is held at a high level, the Q outputs will follow the data input precisely or inversely. When the LE is taken low, the Q outputs will be latched precisely or inversely at the logic level of D input data. While the OE input is at low level, PIN CONNECTION (top view) HCT563 HCT573 the eight outputs will be in a normal logic state (high or low logic level) and while high level the outpts will be in a high impedance state. The application designer has a choise of combination of inverting and non inverting outputs. This integrated circuit has input and output characteristics that are fully compatible with 54/74 LSTTL logic families. M54/74HCT devices are designed to directly interface HSC2MOS systems with TTL and NMOS components. They are also plug in replacements for LSTTL devices giving a reduction of power consumption. All inputs are equipped with protection circuits against discharge and transient excess voltage. HCT563 HCT573 October 1993 1/13 M54/M74HCT563/573 INPUT AND OUTPUT EQUIVALENT CIRCUIT PIN DESCRIPTION (HCT563) PIN No 1 2, 3, 4, 5, 6, 7, 8, 9 12, 13, 14, 15, 16, 17, 18, 19 11 10 20 SYMBOL OE D0 to D7 Q0 to Q7 NAME AND FUNCTION 3 State output Enable Input (Active LOW) Data Inputs 3 State Latch Outputs PIN DESCRIPTION (HCT573) PIN No 1 2, 3, 4, 5, 6, 7, 8, 9 12, 13, 14, 15, 16, 17, 18, 19 11 10 20 SYMBOL OE D0 to D7 Q0 to Q7 NAME AND FUNCTION 3 State output Enable Input (Active LOW) Data Inputs 3 State Latch Outputs LE GND V CC Latch Enable Input Ground (0V) Positive Supply Voltage LE GND VCC Latch Enable Input Ground (0V) Positive Supply Voltage IEC LOGIC SYMBOLS HCT563 HCT573 2/13 M54/M74HCT563/573 TRUTH TABLE INPUTS OE H L L L LE X L H H D X X L H Q (HCT573) Z NO CHANGE * L H OUTPUTS Q (HCT563) Z NO CHANGE * H L X: DON'T CARE Z: HIGH IMPEDANCE *: Q/Q OUTPUTS ARE LATCHED AT THE TIME WHEN THE LE INPUT IS TAKEN LOW LOGIC LEVEL. LOGIC DIAGRAMS HCT563 HCT573 3/13 M54/M74HCT563/573 ABSOLUTE MAXIMUM RATINGS Symbol VCC VI VO IIK IOK IO ICC or IGND PD Tstg TL Supply Voltage DC Input Voltage DC Output Voltage DC Input Diode Current DC Output Diode Current DC Output Source Sink Current Per Output Pin DC VCC or Ground Current Power Dissipation Storage Temperature Lead Temperature (10 sec) Parameter Value -0.5 to +7 -0.5 to VCC + 0.5 -0.5 to VCC + 0.5 20 20 35 70 500 (*) -65 to +150 300 Unit V V V mA mA mA mA mW o o C C Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition isnotimplied. (*) 500 mW: 65 oC derate to 300 mW by 10mW/oC: 65 oC to 85 oC RECOMMENDED OPERATING CONDITIONS Symbol VCC VI VO Top tr, tf Parameter Supply Voltage Input Voltage Output Voltage Operating Temperature: M54HC Series M74HC Series Input Rise and Fall Time (VCC = 4.5 to 5.5V) Value 4.5 to 5.5 0 to VCC 0 to VCC -55 to +125 -40 to +85 0 to 500 Unit V V V C o C ns o 4/13 M54/M74HCT563/573 DC SPECIFICATIONS Test Conditions Symbol Parameter VCC (V) 4.5 to 5.5 4.5 to 5.5 4.5 VI = IO=-20 A VIH or IO=-6.0 mA V IL VI = IO= 20 A VIH or IO= 6.0 mA V IL VI = VCC or GND 4.4 4.18 4.5 4.31 0.0 0.17 0.1 0.26 0.1 0.5 4 2.0 TA = 25 oC 54HC and 74HC Min. Typ. Max. 2.0 Value -40 to 85 oC -55 to 125 oC 74HC 54HC Min. Max. Min. Max. 2.0 2.0 Unit VIH High Level Input Voltage Low Level Input Voltage High Level Output Voltage V V IL 0.8 0.8 0.8 V V OH 4.4 4.13 0.1 0.33 1 5.0 40 2.9 4.4 4.10 0.1 V 0.4 1 10 80 3.0 A A A mA V VOL Low Level Output Voltage 4.5 II IOZ ICC ICC Input Leakage Current 3 State Output Off State Current Quiescent Supply Current Additional worst case supply current 5.5 5.5 VI = VIH or VIL VO = VCC or GND 5.5 VI = VCC or GND 5.5 Per Input pin VI = 0.5V or V I = 2.4V Other Inputs at V CC or GND 5/13 M54/M74HCT563/573 AC ELECTRICAL CHARACTERISTICS (C L = 50 pF, Input t r = t f = 6 ns) Test Conditions Symbol Parameter VCC (V) 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 4.5 CL (pF) 50 50 150 50 150 50 150 50 50 50 50 5 10 51 RL = 1 K RL = 1 K RL = 1 K TA = 25 C 54HC and 74HC Min. Typ. Max. 7 12 21 25 19 23 19 23 18 7 4 33 39 30 36 30 36 25 15 10 5 10 o tTLH tTHL tPLH tPHL tPLH tPHL tPZL tPZH tPZL tPZH tW(L) tW(H) ts th CIN COUT CPD (*) Output Transition Time Propagation Delay Time (LE - Q, Q) Propagation Delay Time (D - Q, Q) 3 State Output Enable Time 3 State Output Disable Time Minimum Pulse Width (LE) Minimum Set-up Time Minimum Hold Time Input Capacitance Output Capacitance Power Dissipation Capacitance Value -40 to 85 oC -55 to 125 oC 74HC 54HC Min. Max. Min. Max. 15 18 41 49 38 45 38 45 31 19 13 5 10 50 59 45 54 45 54 38 22 15 5 10 Unit ns ns ns ns ns ns ns ns ns ns ns pF pF pF (*) CPD is defined as the value of the IC's internal equivalent capacitance which is calculated from the operating current consumption without load. (Refer to Test Circuit). Average operting current can be obtained by the following equation. ICC(opr) = CPD *VCC *fIN + ICC/8 (per Flip-Flop) 6/13 M54/M74HCT563/573 SWITCHING CHARACTERISTICS TEST WAVEFORM tPLH, tPHL (D - Q) tPLH, tPHL (LE - Q), ts, th, tw tPLZ, tPZL The 1K load resistors should be connected between outputs and VCC line and the 50pF load capacitors should be connected between outputsand GND line. All inputs except OE input should be connected to VCC line or GND line such that outputs will be in low logic level while OE input is held low. tPHZ, tPZH The 1K load resistors and the 50pF load capacitors should be connected between each output and GND line. All inputs except OE input should be connected to VCC or GND line such that output will be in high logic level while OE input is held low. 7/13 M54/M74HCT563/573 TEST CIRCUIT ICC (Opr.) INPUT WAVEFORM IS THE SAME AS THAT IN CASE OF SWITCHING CHARACTERISTICS TEST. 8/13 M54/M74HCT563/573 Plastic DIP20 (0.25) MECHANICAL DATA mm MIN. a1 B b b1 D E e e3 F I L Z 3.3 1.34 8.5 2.54 22.86 7.1 3.93 0.130 0.053 0.254 1.39 0.45 0.25 25.4 0.335 0.100 0.900 0.280 0.155 1.65 TYP. MAX. MIN. 0.010 0.055 0.018 0.010 1.000 0.065 inch TYP. MAX. DIM. P001J 9/13 M54/M74HCT563/573 Ceramic DIP20 MECHANICAL DATA mm MIN. A B D E e3 F G I L M N1 P Q 7.9 2.29 0.4 1.27 0.22 0.51 0.5 22.86 2.79 0.55 1.52 0.31 1.27 0.090 0.016 0.050 0.009 0.020 3.3 1.78 0.020 0.900 0.110 0.022 0.060 0.012 0.050 TYP. MAX. 25 7.8 0.130 0.070 MIN. inch TYP. MAX. 0.984 0.307 DIM. 4 (min.), 15 (max.) 8.13 5.71 0.311 0.320 0.225 P057H 10/13 M54/M74HCT563/573 SO20 MECHANICAL DATA DIM. MIN. A a1 a2 b b1 C c1 D E e e3 F L M S 7.40 0.50 12.60 10.00 1.27 11.43 7.60 1.27 0.75 8 (max.) 0.291 0.19 13.00 10.65 0.35 0.23 0.50 45 (typ.) 0.496 0.393 0.050 0.450 0.299 0.050 0.029 0.512 0.419 0.10 mm TYP. MAX. 2.65 0.20 2.45 0.49 0.32 0.013 0.009 0.020 0.004 MIN. inch TYP. MAX. 0.104 0.007 0.096 0.019 0.012 P013L 11/13 M54/M74HCT563/573 PLCC20 MECHANICAL DATA mm MIN. A B D d1 d2 E e e3 F G M M1 1.27 1.14 7.37 1.27 5.08 0.38 0.101 0.050 0.045 9.78 8.89 4.2 2.54 0.56 8.38 0.290 0.050 0.200 0.015 0.004 TYP. MAX. 10.03 9.04 4.57 MIN. 0.385 0.350 0.165 0.100 0.022 0.330 inch TYP. MAX. 0.395 0.356 0.180 DIM. P027A 12/13 M54/M74HCT563/573 Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsability for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use ascritical components in life support devices or systems without express written approval of SGS-THOMSON Microelectonics. (c) 1994 SGS-THOMSON Microelectronics - All Rights Reserved SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A 13/13 |
Price & Availability of M74HCTXXXM1R |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |