Part Number Hot Search : 
KSV1402 K3012P PST531 VBO125 1N5284 HR1F3P THV509 KBPC350
Product Description
Full Text Search
 

To Download MSC23CV232D-XXBS4 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 This version: Mar. 1999
Semiconductor MSC23CV232D-XXBS4
2,097,152-word x 32-bit DYNAMIC RAM MODULE : FAST PAGE MODE TYPE
DESCRIPTION
The MSC23CV232D-XXBS4 is a fully decoded, 2,097,152-word x 32-bit CMOS dynamic random access memory module composed of four 16Mb DRAMs (2Mx8) in TSOP packages mounted with four decoupling capacitors on a 72-pin glass epoxy small outline package. This module supports any application where high density and large capacity of storage memory are required.
FEATURES
* 2,097,152-word x 32-bit organization * 72-pin Small Outline Dual In-line Memory module MSC23CV232D-XXBS4 : Gold tab * Single +3.3V supply 0.3V tolerance * Input : LVTTL compatible * Output : LVTTL compatible, 3-state * Refresh : 2048cycles/32ms * /CAS before /RAS refresh, hidden refresh, /RAS only refresh capability * Fast page mode capability * Multi-bit test mode capability
PRODUCT FAMILY
Access Time (Max.) Family tRAC MSC23CV232D-60BS4 MSC23CV232D-70BS4 60ns 70ns tAA 30ns 35ns tCAC 15ns 20ns Cycle Time (Min.) 110ns 130ns Power Dissipation
Operating (Max.) Standby (Max.)
1296mW 7.2mW 1152mW
Semiconductor
MSC23CV232D
MODULE OUTLINE
MSC23CV232D-XXBS4
(Unit : mm) 2.4Max.
25.40.13
3.180.13 2.00.13
1 2.62Typ. *1
71
5.5Min.
44.450.1 59.690.2
1.000.1
*1 The common size difference of the board width 19.78mm of its height is specified as 0.2. The value above 19.78mm is specified as 0.5.
R2.0 1.00.1
17.780.13
0.25 Max.
1.80.1 2-1.8 3.03
72
2 3.25Typ. 44.450.1 51.660.1 5.00 R2.0 0.23 Min. 1.270.1
Semiconductor
MSC23CV232D
PIN CONFIGURATION
Front Side Pin No. 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 Pin Name VSS DQ1 DQ3 DQ5 DQ7 PD1 A1 A3 A5 A10 DQ8 DQ10 DQ12 DQ14 NC A8 NC DQ15 Pin No. 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 Pin Name DQ16 VSS /CAS2 /CAS1 NC /WE DQ18 DQ20 DQ22 NC DQ25 DQ27 VCC DQ30 NC PD3 PD5 PD7 Pin No. 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 Back Side Pin Name DQ0 DQ2 DQ4 DQ6 VCC A0 A2 A4 A6 NC DQ9 DQ11 DQ13 A7 VCC A9 /RAS2 NC Pin No. 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 Pin Name DQ17 /CAS0 /CAS3 /RAS0 NC NC DQ19 DQ21 DQ23 DQ24 DQ26 DQ28 DQ29 DQ31 PD2 PD4 PD6 VSS
Presence Detect Pins
Pin No. 11 66 67 68 69 70 71 Pin Name PD1 PD2 PD3 PD4 PD5 PD6 PD7 -60 VSS NC VSS NC NC NC NC -70 VSS NC VSS NC VSS NC NC
Semiconductor
MSC23CV232D
BLOCK DIAGRAM
A0-A10 /WE /RAS0 /CAS0 A0-A10 /RAS /CAS /WE DQ DQ DQ DQ DQ DQ DQ DQ /OE VCC VSS DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7
/CAS1
A0-A10 /RAS /CAS /WE
DQ DQ DQ DQ DQ DQ DQ DQ /OE
DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15
VCC
VSS
/RAS2 /CAS2
A0-A10 /RAS /CAS /WE
DQ DQ DQ DQ DQ DQ DQ DQ /OE
DQ16 DQ17 DQ18 DQ19 DQ20 DQ21 DQ22 DQ23
VCC
VSS
/CAS3
A0-A10 /RAS /CAS /WE
DQ DQ DQ DQ DQ DQ DQ DQ /OE
DQ24 DQ25 DQ26 DQ27 DQ28 DQ29 DQ30 DQ31
VCC VCC C1-C4 VSS
VSS
Semiconductor
MSC23CV232D
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings
Parameter Voltage on Any Pin Relative to VSS Voltage on VCC Supply Relative to VSS Short Circuit Output Current Power Dissipation Operating Temperature Storage Temperature Symbol VIN, VOUT VCC IOS PD * TOPR TSTG * Ta = 25C Rating -0.5 to +4.6 -0.5 to +4.6 50 4 0 to +70 -40 to +125 Unit V V mA W C C
Recommended Operating Conditions
( Ta = 0C to +70C ) Parameter Power Supply Voltage VSS Input High Voltage Input Low Voltage VIH VIL 0 2.0 -0.3 0 0 VCC+0.3 0.8 V V V Symbol VCC Min. 3.0 Typ. 3.3 Max. 3.6 Unit V
Capacitance
( VCC = 3.3V 0.3V, Ta = 25C, f = 1 MHz ) Parameter Input Capacitance (A0 - A10) Input Capacitance (/WE) Input Capacitance (/RAS0, /RAS2) Input Capacitance (/CAS0- /CAS3) I/O Capacitance (DQ0 - DQ31) Symbol CIN1 CIN2 CIN3 CIN4 CDQ Typ. Max. 27 35 20 13 13 Unit pF pF pF pF pF
Semiconductor
MSC23CV232D
DC Characteristics
(VCC = 3.3V 0.3V, Ta = 0C to +70C ) -60 Parameter Symbol Condition Min. Input Leakage Current ILI 0V VIN VCC+0.3V; All other pins not under test = 0V DQ disable 0V VOUT VCC IOH = -2.0mA IOL = 2.0mA /RAS, /CAS cycling, tRC = Min. /RAS, /CAS = VIH Power supply current (Standby) Average Power Supply Current (/RAS only refresh) Average Power Supply Current (/CAS before /RAS refresh) Average Power Supply Current (Fast Page Mode) ICC2 /RAS, /CAS VCC -0.2V /RAS cycling, /CAS = VIH, tRC = Min. /RAS cycling, /CAS before /RAS /RAS = VIL, /CAS cycling, tPC = Min. -40 Max. 40 Min. -40 Max. 40 A -70 Unit Note
Output Leakage Current Output High Voltage Output Low Voltage Average Power Supply Current (Operating)
ILO VOH VOL ICC1
-10 2.4 0 -
10 VCC 0.4 360 8 2
-10 2.4 0 -
10 VCC 0.4 320 8 2
A V V mA mA mA 1, 2 1 1
ICC3
-
360
-
320
mA
1, 2
ICC6
-
360
-
320
mA
1, 2
ICC7
-
280
-
260
mA
1, 3
Notes: 1. ICC Max. is specified as ICC for output open condition. 2. The address can be changed once or less while /RAS = VIL. 3. The address can be changed once or less while /CAS = VIH.
Semiconductor
MSC23CV232D
AC Characteristics (1/2)
(VCC = 3.3V 0.3V, Ta = 0C to +70C ) Note: 1, 2, 3, 9, 10 -60 Parameter Symbol Min. Random Read or Write Cycle Time Fast Page Mode Cycle Time Access Time from /RAS Access Time from /CAS Access Time from Column Address Access Time from /CAS Precharge Output Low Impedance Time from /CAS /CAS to Data Output Buffer Turn-off Delay Time Transition Time Refresh Period /RAS Precharge Time /RAS Pulse Width /RAS Pulse Width (Fast Page Mode) /RAS Hold Time /CAS Precharge Time (Fast Page Mode) /CAS Pulse Width /CAS Hold Time /CAS to /RAS Precharge Time /RAS Hold Time from /CAS Precharge /RAS to /CAS Delay Time /RAS to Column Address Delay Time Row Address Set-up Time Row Address Hold Time Column Address Set-up Time Column Address Hold Time Column Address to /RAS Lead Time Read Command Set-up Time Read Command Hold Time Read Command Hold Time referenced to /RAS tRC tPC tRAC tCAC tAA t CPA tCLZ tOFF tT tREF tRP tRAS tRASP tRSH tCP tCAS tCSH tCRP tRHCP tRCD tRAD tASR tRAH tASC tCAH tRAL tRCS tRCH tRRH 110 40 0 0 3 40 60 60 15 10 15 60 5 35 20 15 0 10 0 10 30 0 0 0 Max. 60 15 30 35 15 50 32 10K 100K 10K 45 30 Min. 130 45 0 0 3 50 70 70 20 10 20 70 5 40 20 15 0 10 0 15 35 0 0 0 Max. 70 20 35 40 20 50 32 10K 100K 10K 50 35 ns ns ns ns ns ns ns ns ns ms ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 8 8 5 6 4, 5, 6 4, 5 4, 6 4 4 7 3 -70 Unit Note
Semiconductor
MSC23CV232D
AC Characteristics (2/2)
(VCC = 3.3V 0.3V, Ta = 0C to +70C ) Note: 1, 2, 3, 9, 10 -60 Parameter Symbol Min. Write Command Set-up Time Write Command Hold Time Write Command Pulse Width Write Command to /RAS Lead Time Write Command to /CAS Lead Time Data-in Set-up Time Data-in Hold Time /CAS Active Delay Time from /RAS Precharge /RAS to /CAS Set-up Time (/CAS before /RAS) /RAS to /CAS Hold Time (/CAS before /RAS) /WE to /RAS Precharge Time (/CAS before /RAS) /WE Hold Time from /RAS (/CAS before /RAS) /RAS to /WE Set-up Time (Test Mode) /RAS to /WE Hold Time (Test Mode) tWCS tWCH tWP tRWL tCWL tDS tDH tRPC tCSR tCHR tWRP tWRH tWTS tWTH 0 10 10 15 15 0 10 5 10 10 10 10 10 10 Max. Min. 0 15 10 20 20 0 15 5 10 10 10 10 10 10 Max. ns ns ns ns ns ns ns ns ns ns ns ns ns ns -70 Unit Note
Semiconductor
MSC23CV232D
Notes: 1. A start-up delay of 200s is required after power-up, followed by a minimum of eight initialization cycles (/RAS only refresh or /CAS before /RAS refresh) before proper device operation is achieved. 2. The AC characteristics assumes tT = 5ns. 3. VIH(Min.) and VIL(Max.) are reference levels for measuring input timing signals. Transition time (tT) are measured between VIH and VIL. 4. This parameter is measured with a load circuit equivalent to 1TTL loads and 100pF. The output timing reference levels are VOH = 2.0V and VOL = 0.8V. 5. Operation within the tRCD(Max.) limit ensures that tRAC(Max.) can be met. tRCD(Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD(Max.) limit, then the access time is controlled by tCAC. 6. Operation within the tRAD(Max.) limit ensures that tRAC(Max.) can be met. tRAD(Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD(Max.) limit, then the access time is controlled by tAA. 7. tOFF(Max.) define the time at which the output achieves the open circuit condition and are not referenced to output voltage levels. 8. tRCH or tRRH must be satisfied for a read cycle. 9. The test mode is initiated by performing a /WE and /CAS before /RAS refresh cycle. This mode is latched and remains in effect until the exit cycle is generated. The test mode specified in this data sheet is a 2-bit parallel test function. In a test mode CA9 is not used. In a read cycle, if all internal bits are equal, the DQ pin will indicate a high level. If any internal bits are not equal, the DQ pin will indicate a low level. The test mode is cleared and the memory device returned to its normal operating state by performing a /RAS only refresh cycle or a /CAS before /RAS refresh cycle. 10. In a test mode read cycle, the value of access time parameters is delayed for 5ns for the specified value. These parameters should be specified in test mode cycle by adding the above value to the specified value in this data sheet.


▲Up To Search▲   

 
Price & Availability of MSC23CV232D-XXBS4

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X