![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
OKI Semiconductor MSM51V16165F DESCRIPTION FEDD51V16165F-03 Issue Date: Aug. 16, 2002 1,048,576-Word x 16-Bit DYNAMIC RAM : FAST PAGE MODE TYPE WITH EDO The MSM51V16165F is a 1,048,576-word x 16-bit dynamic RAM fabricated in Oki's silicon-gate CMOS technology. The MSM51V16165F achieves high integration, high-speed operation, and low-power consumption because Oki manufactures the device in a quadruple-layer polysilicon/double-layer metal CMOS process. The MSM51V16165F is available in a 50/44-pin plastic TSOP. FEATURES * 1,048,576-word x 16-bit configuration * Single 3.3V power supply, 0.3V tolerance * Input : LVTTL compatible, low input capacitance * Output : LVTTL compatible, 3-state * Refresh : 4096 cycles/64ms * Fast page mode with EDO, read modify write capability * CAS before RAS refresh, hidden refresh, RAS-only refresh capability * Packages 50/44-pin 400mil plastic TSOP (TSOPII50/44-P-400-0.80-K) (Product : MSM51V16165F-xxTS-K) xx indicates speed rank. PRODUCT FAMILY Access Time (Max.) Family tRAC 50ns 60ns 70ns tAA 25ns 30ns 35ns tCAC 13ns 15ns 20ns tOEA 13ns 15ns 20ns Cycle Time (Min.) 84ns 104ns 124ns Power Dissipation Operating (Max.) 270mW 252mW 234mW Standby (Max.) 1.8mW MSM51V16165F 1/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F PIN CONFIGURATION (TOP VIEW) VC 1 DQ1 2 DQ2 3 DQ3 4 DQ4 5 VC 6 DQ5 7 DQ6 8 DQ7 9 DQ8 10 NC 11 50 VS 49 DQ16 48 DQ15 47 DQ14 46 DQ13 45 VS 44 DQ12 43 DQ11 42 DQ10 41 DQ9 40 NC NC 15 NC 16 WE 17 RAS 18 A11R 19 A10R 20 A0 21 A1 22 A2 23 A3 24 VC 25 36 NC 35 LCAS 34 UCAS 33 OE 32 A9R 31 A8R 30 A7 29 A6 28 A5 27 A4 26 VS 50/44-Pin Plastic TSOP (K Type) Pin Name A0-A7, A8R-A11R RAS LCAS UCAS DQ1-DQ16 OE WE VCC VSS NC Function Address Input Row Address Strobe Lower Byte Column Address Strobe Upper Byte Column Address Strobe Data Input/Data Output Output Enable Write Enable Power Supply (3.3V) Ground (0V) No Connection Note : The same power supply voltage must be provided to every VCC pin, and the same GND voltage level must be provided to every VSS pin. 2/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F BLOCK DIAGRAM WE RAS LCAS UCAS Column Address Buffers Internal Address Counter Timing Generator I/O Controller I/O Controller 8 8 Column Decoders 8 Output Buffers 8 DQ1-DQ8 8 I/O Selector Input Buffers 8 OE A0-A7 Refresh Control Clock Sense Amplifiers 16 16 Input Buffers 8 12 A8R-A11R 4 Row Address Buffers 12 Row Decoders Word Drivers Memory Cells 8 8 DQ9-DQ16 Output Buffers 8 VCC On Chip VBB Generator On Chip IVCC Generator VSS FUNCTION TABLE Input Pin RAS H L L L L L L L L LCAS * H L H L L H L L UCAS * H H L L H L L L WE * * H H H L L L H OE * * L L L H H H H DQ Pin Function Mode DQ1-DQ8 High-Z High-Z DOUT High-Z DOUT DIN Don't Care DIN High-Z DQ9-DQ16 High-Z High-Z High-Z DOUT DOUT Don't Care DIN DIN High-Z Standby Refresh Lower Byte Read Upper Byte Read Word Read Lower Byte Write Upper Byte Write Word Write * : "H" or "L" 3/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS Parameter Voltage on Any Pin Relative to VSS Voltage VCC Supply relative to VSS Short Circuit Output Current Power Dissipation Operating Temperature Storage Temperature Symbol VIN, VOUT VCC IOS PD* Topr Tstg Value -0.5 to VCC+0.5 -0.5 to 4.6 50 1 0 to 70 -55 to 150 Unit V V mA W C C *: Ta = 25C RECOMMENDED OPERATING CONDITIONS (Ta = 0 to 70C) Parameter Power Supply Voltage Input High Voltage Input Low Voltage Symbol VCC VSS VIH VIL Min. 3.0 0 2.0 - 0.3*2 Typ. 3.3 0 Max. 3.6 0 VCC + 0.3 0.8 *1 Unit V V V V Notes: *1. The input voltage is VCC + 1.0V when the pulse width is less than 20ns (the pulse width is with respect to the point at which VCC is applied). *2. The input voltage is VSS - 1.0V when the pulse width is less than 20ns (the pulse width respect to the point at which VSS is applied). PIN CAPACITANCE (Vcc = 3.3V 0.3V, Ta = 25C, f = 1 MHz) Parameter Input Capacitance (A0 - A7, A8R - A11R) Input Capacitance (RAS, LCAS, UCAS, WE, OE) Output Capacitance (DQ1 - DQ16) Symbol CIN1 CIN2 CI/O Min. -- -- -- Max. 5 7 7 Unit pF pF pF 4/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F DC CHARACTERISTICS (VCC = 3.3V 0.3V, Ta = 0 to 70C) MSM51V16165 MSM51V16165 MSM51V16165 F-50 F-60 F-70 Unit Note Min. Output High Voltage Output Low Voltage Input Leakage Current Output Leakage Current Average Power Supply Current (Operating) Power Supply Current (Standby) Average Power Supply Current (RAS-only Refresh) Power Supply Current (Standby) Average Power Supply Current (CAS before RAS Refresh) Average Power Supply Current (Fast Page Mode) VOH VOL IOH = -2.0mA IOL = 2mA 0V VI VCC+0.3V; ILI All other pins not under test = 0V DQ disable 0V VO VCC RAS, CAS cycling, tRC = Min. RAS, CAS = VIH ICC2 RAS, CAS VCC - 0.2V RAS cycling, ICC3 CAS = VIH, tRC = Min. RAS = VIH, ICC5 CAS = VIL, DQ = enable RAS = cycling, CAS before RAS RAS = VIL, ICC7 CAS cycling, tHPC = Min. 75 70 65 mA 1,3 5 5 5 mA 1 75 70 65 mA 1,2 - 10 10 - 10 10 - 10 10 A 2.4 0 Max. VCC 0.4 Min. 2.4 0 Max. VCC 0.4 Min. 2.4 0 Max. VCC 0.4 V V Parameter Symbol Condition ILO - 10 10 - 10 10 - 10 10 A ICC1 75 70 65 mA 1,2 2 0.5 2 0.5 2 mA 0.5 1 ICC6 75 70 65 mA 1,2 Notes: 1. ICC Max. is specified as ICC for output open condition. 2. The address can be changed once or less while RAS = VIL. 3. The address can be changed once or less while CAS = VIH. 5/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F AC CHARACTERISTICS (1/2) (VCC = 3.3V 0.3V, Ta = 0 to 70C) Note1,2,3 Parameter Symbol MSM51V16165 F-50 Min. Random Read or Write Cycle Time Read Modify Write Cycle Time Fast Page Mode Cycle Time tRC tRWC tHPC 84 110 20 58 0 5 0 0 0 0 1 30 50 50 7 7 7 7 35 5 30 Max. 50 13 25 30 13 13 13 13 13 50 64 10,000 100,000 10,000 MSM51V16165 F-60 Min. 104 135 25 68 0 5 0 0 0 0 1 40 60 60 10 10 10 10 40 5 35 Max. 60 15 30 35 15 15 15 15 15 50 64 10,000 100,000 10,000 MSM51V16165 F-70 Min. 124 160 30 78 0 5 0 0 0 0 1 50 70 70 13 13 10 13 45 5 40 Max. 70 20 35 40 20 20 20 20 20 50 64 10,000 100,000 10,000 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ns ns ns ns ns ns ns ns ns ns 13 13 15 7,8 7,8 7 7 3 4, 5, 6 4,5 4,6 4,13 4 4 Unit Note Fast Page Mode Read Modify Write tHPRWC Cycle Time Access Time from RAS Access Time from CAS Access Time from Column Address Access Time from CAS Precharge Access Time from OE Output Low Impedance Time from CAS Data Output Hold After CAS Low CAS to Data Output Buffer Turnoff Delay Time RAS to Data Output Buffer Turnoff Delay Time OE to Data Output Buffer Turn-off Delay Time WE to Data Output Buffer Turnoff Delay Time Transition Time Refresh Period RAS Precharge Time RAS Pulse Width RAS Pulse Width (Fast Page Mode with EDO) RAS Hold Time RAS Hold Time referenced to OE CAS Precharge Time (Fast Page Mode with EDO) CAS Pulse Width CAS Hold Time CAS to RAS Precharge Time tRAC tCAC tAA tCPA tOEA tCLZ tDOH tCEZ tREZ tOEZ tWEZ tT tREF tRP tRAS tRASP tRSH tROH tCP tCAS tCSH tCRP RAS Hold Time from CAS Precharge tRHCP 6/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F AC CHARACTERISTICS (2/2) (VCC = 3.3V 0.3V, Ta = 0 to 70C) Note1,2,3 Parameter OE Hold Time from CAS (DQ Disable) RAS to CAS Delay Time RAS to Column Address Delay Time Row Address Set-up Time Row Address Hold Time Column Address Set-up Time Column Address Hold Time Column Address to RAS Lead Time Read Command Set-up Time Read Command Hold Time Read Command Hold Time referenced to RAS Write Command Set-up Time Write Command Hold Time Write Command Pulse Width WE Pulse Width (DQ Disable) OE Command Hold Time OE Precharge Time OE Command Hold Time Write Command to RAS Lead Time Write Command to CAS Lead Time Data-in Set-up Time Data-in Hold Time OE to Data-in Delay Time CAS to WE Delay Time Column Address to WE Delay Time RAS to WE Delay Time CAS Precharge WE Delay Time CAS Active Delay Time from RAS Precharge RAS to CAS Set-up Time (CAS before RAS) RAS to CAS Hold Time (CAS before RAS) Symbol MSM51V16165 F-50 Min. tCHO tRCD tRAD tASR tRAH tASC tCAH tRAL tRCS tRCH tRRH tWCS tWCH tWP tWPE tOEH tOEP tOCH tRWL tCWL tDS tDH tOED tCWD tAWD tRWD tCPWD tRPC tCSR tCHR 5 11 9 0 7 0 7 25 0 0 0 0 7 7 7 7 7 7 7 7 0 7 13 30 42 67 47 5 5 10 Max. 37 25 MSM51V16165 F-60 Min. 5 14 12 0 10 0 10 30 0 0 0 0 10 10 10 10 10 10 10 10 0 10 15 34 49 79 54 5 5 10 Max. 45 30 MSM51V16165 F-70 Min. 5 14 12 0 10 0 13 35 0 0 0 0 13 10 10 13 10 10 13 13 0 13 20 44 59 94 64 5 5 10 Max. 50 35 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 10 10 10 10 12 12 13 14 11,12 11,12 12 9,12 9 10,12 12 12 12 5 6 Unit Note 7/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F Notes: 1. A start-up delay of 200s is required after power-up, followed by a minimum of eight initialization cycles (RAS-only refresh or CAS before RAS refresh) before proper device operation is achieved. 2. The AC characteristics assume tT = 2ns. 3. VIH (Min.) and VIL (Max.) are reference levels for measuring input timing signals. Transition times (tT) are measured between VIH and VIL. 4. -50 is measured with a load circuit equivalent to 1 TTL load and 50pF, and -60/-70 is measured with a load circuit equivalent to 1 TTL load and 100pF. The output timing reference levels are VOH=2.0 and VOL=0.8V. 5. Operation within the tRCD (Max.) limit ensures that tRAC (Max.) can be met. tRCD (Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD (Max.) limit, then the access time is controlled by tCAC. 6. Operation within the tRAD (Max.) limit ensures that tRAC (Max.) can be met. tRAD (Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD (Max.) limit, then the access time is controlled by tAA. 7. tCEZ (Max.), tREZ (Max.), tWEZ (Max.), and tOEZ (Max.) define the time at which the output achieved the open circuit condition and are not referenced to output voltage levels. 8. tCEZ, and tREZ must be satisfied for open circuit condition. 9. tRCH or tRRH must be satisfied for a read cycle. 10. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS tWCS (Min.), then the cycle is an early write cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If tCWD tCWD (Min.), tRWD tRWD(Min.), tAWD tAWD (Min.) and tCPWD tCPWD (Min.), then the cycle is a read modify write cycle and data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, then the condition of the data out (at access time) is indeterminate. 11. These parameters are referenced to the UCAS and LCAS, leading edges in an early write cycle, and to the WE leading edge in an OE control write cycle, or a read modify write cycle. 12. These parameters are determined by the falling edge of either UCAS or LCAS, whichever is earlier. 13. These parameters are determined by the rising edge of either UCAS or LCAS, whichever is later. 14. tCWL should be satisfied by both UCAS and LCAS. 15. tCP is determined by the time both UCAS and LCAS are high. 8/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F TIMING CHART Read Cycle RAS VIH VIL tCRP CAS VIH VIL tASR Address VIH VIL VIH VIL VIH VIL tRAC DQ VOH VOL tCLZ Open Valid Data-out "H" or "L" tCAC tOEZ tCEZ tAA tROH tOEA OE tRCH tREZ tRAD tRAL tRAH tASC Column tRCS tCAH tRCD tRP tCSH tRSH tCAS tCRP tRC tRAS Row tRRH WE Write Cycle (Early Write) tRC tRAS RAS VIH VIL tCRP CAS VIH VIL tASR Address VIH VIL tRAD tRAL tRAH tASC tCAH tRCD tRP tCSH tRSH tCAS tCRP Row tWCS Column tCWL tWCH tWP tRWL WE VIH VIL VIH VIL tDS VIH VIL OE tDH Valid Data-in Open "H" or "L" DQ 9/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F Read Modify Write Cycle tRWC tRAS RAS VIH VIL tCRP CAS VIH VIL tASR Address VIH VIL tRAD tRAH tASC tCAH tCWL tRWL tRCD tRP tCSH tRSH tCAS tCRP Row Column tRCS tRWD tCWD tWP tAWD tAA tOEA tOED tCAC tRAC tOEZ tCLZ Valid Data-out WE VIH VIL VIH VIL tOEH OE tDH tDS Valid Data-in DQ VI/OH VI/OL "H" or "L" 10/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F Fast Page Mode Read Cycle (Part-1) tRASP tRCD RAS VIH VIL tCRP CAS VIH VIL VIH VIL VIH VIL VIH VIL tOEA tCAC DQ VOH VOL tCLZ * : Same Data, "H" or "L" tAA tRAC tAA tCPA tDOH Valid Data-out tOEZ Valid Data-out tRP tHPC tRHCP tCP tCAS tCAS tASC tCAH tCSH tCAS tRAD tASR Row tRCS tRAH tASC tCAH tCP tASC Column tCAH Address Column Column tOCH tCHO tOEP tCAC tAA tRRH WE tCAC tOEP tOEA OE tOEA tOEZ Valid * Data-out tREZ Valid * Data-out Fast Page Mode Read Cycle (Part-2) tRASP tHPC RAS VIH VIL tCRP tCSH tRCD tCAS tRAD tASR Row tRCS WE VIH VIL VIH VIL tCAC tCAC DQ VOH VOL tCLZ "H" or "L" tWEZ Valid Data-out tRP tRHCP tHPC tCRP tCP tCAS tCAH Column tASC Column tCAS tCP CAS VIH VIL VIH VIL tRAH tASC tCAH tASC tCAH Address Column tRCS tAA tRAC tRCH tWPE tOEA tAA tCPA tAA OE tCAC tDOH Valid Data-out tCEZ Valid Data-out 11/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F Fast Page Mode Write Cycle (Early Write) tRASP tCSH RAS VIH VIL VIH VIL VIH VIL VIH VIL VIH VIL tDS DQ VIH VIL Valid Data-in tRP tHPC tHPC tCP tCAS tRSH tCAS tCAH tCRP tRCD tCAS tRAD tCP CAS tASR Row tRAH tASC tCAH tASC tCAH tASC Address Column tWCS tWCH Column tWCS tWCH Column tWCS tWCH WE OE tDH tDS Valid Data-in tDH tDS Valid Data-in tDH "H" or "L" Fast Page Mode Read Modify Write Cycle tRASP tRWD RAS VIH VIL VIH VIL tASR Address VIH VIL VIH VIL tRAC tOEA OE VIH VIL tCAC DQ VI/OH VI/OL tCLZ tOEZ Valid Data-out tCPWD tCP tCWD tASC tHPRWC tCAH tCWL Column tRCS tAWD tCWD tAWD tDS tWP tAA tOEA tOED tDH Valid Data-in tCRP tRCD tRWL CAS tASC tRAD tRAH Column tRCS tCAH tCPA Row WE tAA tDS tWP tOEH tCAC tOEZ tOED tOEH tDH Valid Data-in Valid Data-out tCLZ "H" or "L" 12/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F RAS-only Refresh Cycle tRC RAS VIH VIL VIH VIL VIH VIL VOH VOL tASR tRAH tCRP tRAS tRP tRPC CAS Address Row tCEZ DQ Open Note: WE, OE = "H" or "L" "H" or "L" CAS before RAS Refresh Cycle tRP RAS VIH VIL VIH VIL tCEZ DQ VOH VOL Open tRPC tCP tCSR tCHR tRAS tRP tRPC tRC CAS 13/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F Hidden Refresh Read Cycle tRC tRAS RAS VIH VIL VIH VIL tASR Address VIH VIL VIH VIL tRAD tRAH Row tRCS WE tASC Column tCAC tRAL tAA tROH OE VIH VIL VOH VOL tRAC tCLZ Open Valid Data-out "H" or "L" tOEA tOEZ tCEZ tREZ tRRH tCAH tCRP tRCD tRSH tRP tCHR CAS tRP tRAS tRC DQ Hidden Refresh Write Cycle tRC tRAS RAS VIH VIL VIH VIL tASR Address VIH VIL tRAD tRAH Row tASC tCAH Column tRAL tRWL tWP WE VIH VIL tWCS OE VIH VIL VIH VIL "H" or "L" tDS tDH Valid Data-in tWCH tCRP tRCD tRSH tRP tCHR CAS tRP tRAS tRC DQ 14/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F REVISION HISTORY Document No. FEDD51V16165F-01 FEDD51V16165F-02 FEDD51V16165F-03 Date Nov., 2000 May., 2001 Aug., 2002 Page Previous Current Edition Edition - 5 1, 2 - 5 1, 2 Final edition 1 Description Changed Operating currest specifications Deleted SOJ package 15/16 FEDD51V16165F-03 1 Semiconductor MSM51V16165F NOTICE 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date. 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs. 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature. 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range. 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof. 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems. 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these. 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission. Copyright 2002 Oki Electric Industry Co., Ltd. 16/16 |
Price & Availability of MSM51V16165F-70TS-K
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |