![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Click Here & Upgrade PDF Complete \\\ Documents Expanded Features Unlimited Pages SPICE Device Model SI4920DY Vishay Siliconix Dual N-Channel 30-V (D-S) MOSFET CHARACTERISTICS * N-Channel Vertical DMOS * Macro Model (Subcircuit Model) * Level 3 MOS * Apply for both Linear and Switching Application * Accurate over the -55 to 125C Temperature Range * Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics DESCRIPTION The attached spice model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to 125C temperature ranges under the pulsed 0 to 10V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage. A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched Cgd model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device. SUBCIRCUIT MODEL SCHEMATIC This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits. Document Number: 71008 18-May-04 www.vishay.com 1 Click Here & Upgrade PDF Complete SPICE Device Model SI4920DY Vishay Siliconix Documents Expanded Features Unlimited Pages SPECIFICATIONS (TJ = 25C UNLESS OTHERWISE NOTED) Parameter Static Gate Threshold Voltage On-State Drain Current a Symbol Test Conditions Simulated Data Measured Data Unit VGS(th) ID(on) a VDS = VGS, ID = 250 A VDS 5 V, VGS = 10 V VGS = 10 V, ID = 6.9 A VGS = 4.5 V, ID = 5.8 A 2 238 0.020 0.023 23 0.72 0.020 0.026 25 V A S V Drain-Source On-State Resistance Forward Transconductance Diode Forward Voltage a a rDS(on) gfs VSD VDS = 15 V, ID = 6.9 A IS = 1.7 A, VGS = 0 V Dynamicb Total Gate Charge Gate-Source Charge Gate-Drain Charge Turn-On Delay Time Rise Time Turn-Off Delay Time Fall Time Source-Drain Reverse Recovery Time Qg Qgs Qgd td(on) tr td(off) tf trr IF = 1.7 A, di/dt = 100 A/s VDD = 15 V, RL = 15 ID 1 A, VGEN = 10 V, RG = 6 VDS = 15 V, VGS = 10 V, ID = 6.9 A 29 7.5 3.5 10 13 15 32 32 30 7.5 3.5 12 10 60 15 50 Ns nC Notes a. Pulse test; pulse width 300 s, duty cycle 2% b. Guaranteed by design, not subject to production testing www.vishay.com 2 Document Number: 71008 18-May-04 Click Here & Upgrade PDF Complete \\\ Documents Expanded Features Unlimited Pages SPICE Device Model SI4920DY Vishay Siliconix COMPARISON OF MODEL WITH MEASURED DATA (TJ=25C UNLESS OTHERWISE NOTED) Document Number: 71008 18-May-04 www.vishay.com 3 |
Price & Availability of SI4920DY
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |