Part Number Hot Search : 
1205E M050A 01907 NTE391 DT72V02L TINY1 144865 MC33286
Product Description
Full Text Search
 

To Download RT9218 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 RT9218
5V/12V Synchronous Buck PWM DC-DC and Linear Power Controller
General Description
The RT9218 is a dual output with one synchronous buck PWM and one linear controller. The part is proposed to generate logic-supply voltages for PC based systems. The high-performance device includes internal soft-start, frequency-compensation networks, power good signaling with specific sequence, and it comes all of the logic control, output adjustment, power monitoring and protection functions into a small footprint package. The part is operated at fixed 300kHz frequeny providing an optimum compromise between efficiency, external component size, and cost. The linear controller is implemented to drive an external MOSFET for regulation and it's adjustable by setting external resistors. Moreover the specific internal PGOOD sequence and indicator is also implemented to conform to Intel(R) new platform requirement on FSB_VTT power plane. An adjustable over-current protection (OCP) is proposed to monitor the voltage drop across the RDS(ON) of the lower MOSFET for synchronous buck PWM DC-DC controller.
Features
Operating with 5V or 12V Supply Voltage Drives All Low Cost N-MOSFETs Voltage Mode PWM Control 300kHz Fixed Frequency Oscillator Fast Transient Response : High-Speed GM Amplifier Full 0 to 100% Duty Ration Internal Soft-Start Power Good Indicator Adaptive Non-Overlapping Gate Driver Over-Current Fault Monitor on MOSFET, No Current Sense Resistor Required Specific power good indicator for Intel(R) Grantsdale FSB_VTT power sequence RoHS Compliant and 100% Lead (Pb)-Free
Applications
Graphic Card Motherboard, Desktop Servers IA Equipments Telecomm Equipments High Power DC-DC Regulators
Ordering Information
RT9218 Package Type S : SOP-14 Operating Temperature Range P : Pb Free with Commercial Standard G : Green (Halogen Free with Commercial Standard)
Pin Configurations
(TOP VIEW)
BOOT UGATE GND LGATE DRV NC NC 2 3 4 5 6 7 14 13 12 11 10 9 8 PHASE OPS FB VCC PGOOD FBL NC
Note : RichTek Pb-free and Green products are : RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. Suitable for use in SnPb or Pb-free soldering processes. 100% matte tin (Sn) plating.
SOP-14
DS9218-08 March 2007
www.richtek.com 1
RT9218
Typical Application Circuit
VIN 5 to 12V VCC 12V VCC 12V
D1 1N4148
RBOOT 2.2
C8 0.1uF
PHASE R3 10R ROCSET
C1 to C2 1000uF x 2
SVOUT
C3 to C4 1uF x 2 Q1 MU L1 R Q2 ML C
RUGATE
C7 1uF
RT9218 1 BOOT 2 UGATE 3 4 GND PHASE OPS FB 14 13 12 11
2.2 PHASE
2.2uH C5 to C6 1000uF x 2
Q4 C10 1uF 3904
Disable
Q3 R1 LVOUT 4k C9 470uF
VCC LGATE 5 DRV PGOOD 10 9 6 FBL NC 8 7 NC NC
R2 8k
R4 1k/NC R5 68R
C11 0.1uF/NC
R6 32R
SVOUT = VREF x (1 + R5 ) R6 R1 ) LVOUT = VREF x (1 + R2 VREF : Internal reference voltage (0.8V 2%)
www.richtek.com 2
DS9218-08 March 2007
RT9218
Functional Pin Description
UGATE (Pin 2) Upper gate driver output. Connect to gate of the highside power N-MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off. BOOT (Pin 1) Bootstrap supply pin for the upper gate driver. Connect the bootstrap capacitor between BOOT pin and the PHASE pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET. PHASE (Pin 14) Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET. OPS (OCSET, POR and Shut-Down) (Pin 13) This pin provides multi-function of the over-current setting, UGATE turn-on POR sensing, and shut-down features. Connecting a resistor (ROCSET) between OPS and PHASE pins sets the over-current trip point. Pulling the pin to ground resets the device and all external MOSFETs are turned off allowing the output voltage power rails to float. This pin is also used to detect VIN in power on stage and issues an internal POR signal. LGATE (Pin 4) Lower gate drive output. Connect to gate of the low-side power N-MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the lower MOSFET has turned off. FB (Pin 12) Switcher feedback voltage. This pin is the inverting input of the error amplifier. FB senses the switcher output through an external resistor divider network. VCC (Pin 11) Connect this pin to a well-decoupled 5V or 12V bias supply. It is also the positive supply for the lower gate driver, LGATE. GND (Pin 3) Both signal and power ground for the IC. All voltage levels are measured with respect to this pin. Ties the pin directly to the low-side MOSFET source and ground plane with the lowest impedance. DRV (Pin 5) Connect this pin to the base/gate of an external transistor/ MOSFET. This pin provides the drive for the linear regulator's pass transistor/MOSFET. FBL (Pin 9) Linear regulator feedback voltage. This pin is the inverting input of the error amplifier and protection monitor. Connect this pin to the external resistor divider network of the linear regulator. PGOOD (Pin 10) PGOOD is an open-drain output used to indicate that the regulator is within normal operating voltage ranges and it's implemented with a specific sequence as following chart. NC (Pin 6,7,8) No internal connection.
DS9218-08 March 2007
www.richtek.com 3
RT9218
Function Block Diagram
VCC EN
+ 0.15V
Bias & Regulators (3V_Logic & 3VDD_Analog)
Reference 0.8VREF
Power On Reset
PH_M
+ 3V 1.5V
VCC DRV + -
0.64V
+ -
UV_S Soft-Start & Fault Logic
40uA OC OPS
0.64V
+ -
UV_L
+
0.4V
FBL PGOOD
+ BOOT UGATE + +GM EO PHASE + + Gate Control Logic VCC LGATE Oscillator (300k/600kHz)
FB
GND
Timing Diagram
Specific Power Sequence for LDO
90%
80%
FSB_VTT (1.2V @ 5Amp)
1-10ms
VTT_GD
<1ms
www.richtek.com 4
DS9218-08 March 2007
RT9218
Absolute Maximum Ratings
(Note 1) Supply Voltage, VCC -------------------------------------------------------------------------------------- 16V BOOT, VBOOT - VPHASE ------------------------------------------------------------------------------------ 16V PHASE to GND DC ------------------------------------------------------------------------------------------------------------- -5V to 15V < 200ns ------------------------------------------------------------------------------------------------------ -10V to 30V BOOT to PHASE ------------------------------------------------------------------------------------------ 15V BOOT to GND DC ------------------------------------------------------------------------------------------------------------- -0.3V to VCC+15V < 200ns ------------------------------------------------------------------------------------------------------ -0.3V to 42V UGATE ------------------------------------------------------------------------------------------------------- VPHASE - 0.3V to VBOOT + 0.3V LGATE ------------------------------------------------------------------------------------------------------- GND - 0.3V to VVCC + 0.3V Input, Output or I/O Voltage ----------------------------------------------------------------------------- GND - 0.3V to 7V Package Thermal Resistance (Note 4) SOP-14, JA ------------------------------------------------------------------------------------------------- 127.67C/W Junction Temperature ------------------------------------------------------------------------------------- 150C Lead Temperature (Soldering, 10 sec.) --------------------------------------------------------------- 260C Storage Temperature Range ---------------------------------------------------------------------------- -40C to 150C ESD Susceptibility (Note 2) HBM (Human Body Mode) ------------------------------------------------------------------------------ 2kV MM (Machine Mode) -------------------------------------------------------------------------------------- 200V
Recommended Operating Conditions
(Note 3)
Supply Voltage, VCC -------------------------------------------------------------------------------------- 5V 5%,12V 10% Junction Temperature Range ---------------------------------------------------------------------------- -40C to 125C Ambient Temperature Range ---------------------------------------------------------------------------- -40C to 85C
Electrical Characteristics
(VCC = 5V/12V, TA = 25C, unless otherwise specified)
Parameter VCC Supply Current Nominal Supply Current Power-On Reset POR Threshold Hysteresis Switcher Reference Reference Voltage Oscillator Free Running Frequency Ramp Amplitude
Symbol
Test Conditions
Min
Typ
Max
Units
ICC
UGATE and LGATE Open
--
6
15
mA
VCCRTH VCCHYS VREF fOSC VOSC
VCC Rising
-0.35 0.784
4.1 0.5 0.8
4.5 -0.816
V V V
VCC = 12V VCC = 12V
250 --
300 1.5
350 --
kHz VP-P
To be continued
DS9218-08 March 2007
www.richtek.com 5
RT9218
Parameter Error Amplifier (GM) E/A Transconductance Open Loop DC Gain Linear Regulator DRV Driver Source Reference Voltage IDS VDRV = 6V -0.784 1.4 0.8 -0.816 mA V gm AO --0.2 90 --ms dB Symbol Test Conditions Min Typ Max Units
VREFREG VCC = 12V VBOOT - VPHASE = 12V VUGATE - VPHASE = 6V VBOOT - VPHASE = 12V VUGATE - VPHASE = 1V VCC = 12V, VLGATE = 6V VCC = 12V, VLGATE = 1V
PWM Controller Gate Drivers (VCC = 12V) Upper Gate Source Upper Gate Sink Lower Gate Source Lower Gate Sink Dead Time Protection FB Under-Voltage Trip FBL Under-Voltage Trip OC Current Source Soft-Start Interval Power Good Power Good Rising Threshold Power Good Hysteresis PG Sink Capability Power Good Rising Delay Power Good Falling Delay VCC = 12V VCC = 12V VCC = 12V, 1mA VCC = 12V VCC = 12V ---1 -90 10 0.2 3 15 --0.4 10 -% % V ms us FBUVT IOC TSS FB Falling 70 70 --75 75 40 3.5 80 80 --% % A ms FBLUVT FB and FBL Falling VPHASE = 0V IUGATE RUGATE ILGATE RLGATE TDT 0.6 -0.6 --1 4 1 3 ----4 100 A A ns
Note 1. Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. Note 2. Devices are ESD sensitive. Handling precaution recommended. Note 3. The device is not guaranteed to function outside its operating conditions. Note 4. JA is measured in the natural convection at T A = 25C on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
www.richtek.com 6
DS9218-08 March 2007
RT9218
Typical Operating Characteristics
(VOUT = 2.5V, unless otherwise specified ) Efficiency vs. Output Current
1 0.95 0.9
Efficiency vs. Output Current
1 0.95 0.9
Efficiency(%)
VCC = 12V VIN = 5V
0 5 10 15 20 25
Efficiency(%)
0.85 0.8 0.75 0.7 0.65 0.6
0.85 0.8 0.75 0.7 0.65 VCC = 5V VIN = 5V 0.6 0 5
10
15
20
25
Output Current (A)
Output Current (A)
Reference Voltage vs. Temperature
0.812 0.81
Frequency vs. Temperature
350
VCC = 12V VIN = 5V
Reference Voltage (V)
330
0.808 0.806 0.804 0.802 0.8 0.798 -40 -25 -10 5 20 35 50 65 80 95 110 125
Frequency (kHz)
310
290
270
250 -40 -10 20 50 80 110 140
Temperature (C)
Temperature (C)
POR vs. Temperature
4.75
OCP
POR Rising or Falling (V)
4.5
Rising (10V/Div)
4.25
UGATE
4
Falling
3.75
(10A/Div)
IL
3.5 -40 -10 20 50 80 110 140
VCC = 12V, VIN = 5V IOCSET= 20A ROCSET = 15k
Time (5us/Div)
Temperature (C)
DS9218-08 March 2007
www.richtek.com 7
RT9218
VCC Switching
(100mV/Div)
VCC Switching
(100mV/Div)
SVOUT IOUT UGATE V CC
VCC = 12Vto 5V IOUT= 10A VIN = 5V (20V/Div) (10V/Div) (10A/Div)
SVOUT IOUT UGATE V CC
(20V/Div) (10V/Div) VCC = 5V to 12V IOUT= 10A, VIN = 5V (10A/Div)
Time (10ms/Div)
Time (10ms/Div)
Power On
Power Off
V CC
(500mV/Div)
SVOUT
SVOUT (2A/Div)
IOUT
V IN
UGATE
(10V/Div)
UGATE
Time (500us/Div)
Time (5ms/Div)
Dead Time (Rising)
VCC = VIN = 5V IOUT= 25A VCC = 12V VIN = 5V IOUT= 25A UGATE UGATE
Dead Time (Falling)
PHASE
PHASE
LGATE
LGATE
Time (25ns/Div)
Time (10ns/Div)
www.richtek.com 8
DS9218-08 March 2007
RT9218
Transient Response (Rising) Transient Response (Falling)
L = 2.2uH C = 2000uF
UGATE
(10V/Div)
UGATE
(10V/Div)
SVOUT
(100mV/Div) VCC = VIN = 12V IOUT= 0A to 15A
SVOUT
(100mV/Div) VCC = VIN = 12V IOUT= 15A to 0A f = 1/20ms (10A/Div) SR = 2.5A/us
IL
(10A/Div) f = 1/20ms, SR = 2.5A/us
L = 2.2uH C = 2000uF
IL
Time (5us/Div)
Time (25us/Div)
Soft Start & PGOOD
PGOOD
(1V/Div)
SVOUT IL
(500mV/Div) (2A/Div)
Time (10ms/Div)
DS9218-08 March 2007
www.richtek.com 9
RT9218
Application Information
Inductor Selection The selection of output inductor is based on the considerations of efficiency, output power and operating frequency. Low inductance value has smaller size, but results in low efficiency, large ripple current and high output ripple voltage. Generally, an inductor that limits the ripple current (IL) between 20% and 50% of output current is appropriate. Figure 1 shows the typical topology of synchronous step-down converter and its related waveforms.
iS1 L + VL S1 VIN S2 iS2 + VOR +
According to Figure 1 the ripple current of inductor can be calculated as follows :
VIN - VOUT = L V IL D ; t = ; D = OUT t fs VIN VOUT VIN x fs x IL
L = (VIN - VOUT ) x
(1)
Where : VIN = Maximum input voltage VOUT = Output Voltage t = S1 turn on time
IL iC rC IOUT + RL VOUT -
IL = Inductor current ripple fS = Switching frequency D = Duty Cycle rC = Equivalent series resistor of output capacitor Output Capacitor
+ VOC -
COUT
TS Vg1 Vg2 VIN - VOUT VL - VOUT TON TOFF
The selection of output capacitor depends on the output ripple voltage requirement. Practically, the output ripple voltage is a function of both capacitance value and the equivalent series resistance (ESR) rC. Figure 2 shows the related waveforms of output capacitor.
iL diL VIN-VOUT = L dt diL VOUT dt = L IOUT TS
iL IL IL = IOUT
iC 0 1/2IL IL
iS1
VOC
VOC
iS2
VOR IL x rc 0
Figure 1. The waveforms of synchronous step-down converter
www.richtek.com 10
t1
t2
Figure 2. The related waveforms of output capacitor
DS9218-08 March 2007
RT9218
The AC impedance of output capacitor at operating frequency is quite smaller than the load impedance, so the ripple current (IL) of the inductor current flows mainly through output capacitor. The output ripple voltage is described as :
VOUT = VOR + VOC 1 t2 VOUT = IL x rc + ic dt CO t1 1 VOUT 2 VOUT = IL x IL x rc + (1- D)T S 8 COL
ZOUT is the shut impedance at the output node to ground (see Figure 3 and Figure 4),
GM C1 R1 VOUT C2
(2) (3) (4)
where VOR is caused by ESR and VOC by capacitance. For electrolytic capacitor application, typically 90 to 95% of the output voltage ripple is contributed by the ESR of output capacitor. So Equation (4) could be simplified as :
Figure 3. A Type 2 error-amplifier with shut network to ground
VOUT RO
+ EA+ EA+ GM
VOUT = IL x rc
(5)
Users could connect capacitors in parallel to get calculated ESR. Input Capacitor The selection of input capacitor is mainly based on its maximum ripple current capability. The buck converter draws pulsewise current from the input capacitor during the on time of S1 as shown in Figure 1. The RMS value of ripple current flowing through the input capacitor is described as :
Irms = IOUT D(1 - D) (A)
Figure 4. Equivalent circuit Pole and Zero :
FP =
1 1 ; FZ = 2 x R1C 2 2 x R1C1
We can see the open loop gain and the Figure 3 whole loop gain in Figure 5.
(6)
Open Loop, Unloaded Gain
Gain (dB)
The input capacitor must be cable of handling this ripple current. Sometime, for higher efficiency the low ESR capacitor is necessarily. PWM Loop Stability RT9218 is a voltage mode buck converter using the high gain error amplifier with transconductance (OTA, Operational Transconductance Amplifier). The transconductance :
dI GM = OUT dVm
A FZ
Closed Loop, Unloaded Gain
FP Gain = GMR1
B
100
1000
10k
100k
Frequency (Hz)
Figure 5. Gain with the Figure 2 circuit RT9218 internal compensation loop : GM = 0.2ms, R1 = 75k, C1 = 2.5nF, C2 = 10pF
The mid-frequency gain :
dVOUT = dIOUT Z OUT = GMdVIN Z OUT dVOUT G= = GMZ OUT dVIN
DS9218-08 March 2007
www.richtek.com 11
RT9218
OPS (Over Current Setting, VIN_POR and Shutdown) 1.OCP Sense the low-side MOSFET's RDS(ON) to set over-current trip point. Connecting a resistor (ROCSET) from this pin to the source of the upper MOSFET and the drain of the lower MOSFET sets the over-current trip point. ROCSET, an internal 40A current source, and the lower MOSFET on resistance, RDS(ON), set the converter over-current trip point (IOCSET) according to the following equation :
I OCSET = 40uA x R OCSET - 0.4V
R DS(ON) of the lower MOSFET
OPS pin function is similar to RC charging or discharging circuit, so the over-current trip point is very sensitive to parasitic capacitance (ex. shut-down MOSFET) and the duty ratio. Below Figures say those effect. And test conditions are Rocset = 15k (over -current trip point = 20.6A), Low-side MOSFET is IR3707.
OCP
OCP
UGATE (10V/Div)
UGATE (10V/Div)
IL (10A/Div) OPS (200mV/Div) VIN = 5V, VCC = 12V VOUT = 1.5V VIN = 5V, VCC = 12V VOUT = 1.5V
IL (10A/Div)
Time (5s/Div)
Time (5s/Div)
OCP
OCP
OPS (200mV/Div)
UGATE (10V/Div) UGATE (10V/Div) IL (10A/Div) IL (10A/Div) VIN = 12V, VCC = 12V VOUT = 1.5V VIN = 12V, VCC = 12V VOUT = 1.5V
Time (2.5s/Div)
Time (2.5s/Div)
www.richtek.com 12
DS9218-08 March 2007
RT9218
2. VIN_POR UGATE will continuously generate a 10kHz colck with 1% duty cycle before VIN is ready. VIN is recognized ready by detecting VOPS crossing 1.5V four times (rising & falling). ROCSET must be kept lower than 37.5k for large ROCSET will keep VOPS always higher than 1.5V. Figure 6 shows the detail actions of OCP and POR. It is highly recommend-ed that ROCSET be lower than 30k.
3V
1) Mode 1 (SS< Vramp_valley) Initially the COMP stays in the positive saturation. When SS< VRAMP_Valley, there is no non-inverting input available to produce duty width. So there is no PWM signal and VOUT is zero. 2) Mode 2 (VRAMP_Valley< SS< Cross-over) When SS>VRAMP_Valley, SS takes over the non-inverting input and produce the PWM signal and the increasing duty width according to its magnitude above the ramp signal. The output follows the ramp signal, SS. However while VOUT increases, the difference between VOUT and SSE (SS - VGS) is reduced and COMP leaves the saturation and declines. The takeover of SS lasts until it meets the COMP. During this interval, since the feedback path is broken, the converter is operated in the open loop. 3) Mode3 ( Cross-over< SS < VGS + VREF) When the Comp takes over the non-inverting input for PWM Amplifier and when SSE (SS - VGS) < VREF, the output of the converter follows the ramp input, SSE (SS - VGS). Before the crossover, the output follows SS signal. And when Comp takes over SS, the output is expected to follow SSE (SS - VGS). Therefore the deviation of VGS is represented as the falling of VOUT for a short while. The COMP is observed to keep its decline when it passes the cross-over, which shortens the duty width and hence the falling of VOUT happens. Since there is a feedback loop for the error amplifier, the output' s response to the ramp input, SSE (SS - VGS) is lower than that in Mode 2. 4) Mode 4 (SS > VGS + VREF) When SS > VGS + VREF, the output of the converter follows the desired VREF signal and the soft start is completed now.
40uA ROCSET OC
+
0.4V 10pF
OPS Cparasitic
PHASE
Q2 DISABLE
+ -
VIN POR_H PHASE_M
+ -
UGATE 1.5V
1st 2nd 3rd 4th OPS waveform (1) Internal Counter will count (VOPS > 1.5V) four times (rising & falling) to recognize VIN is ready. (2) ROCSET can set too large. Or can be detect VIN is ready (counter = 1, not equal 4)
Figure 6. OCP and VIN_POR actions 3. Shutdown Pulling low the OPS pin by a small single transistor can shutdown the RT9218 PWM controller as shown in typical application circuit. Soft Start A built-in soft-start is used to prevent surge current from power supply input during power on. The soft-start voltage is controlled by an internal digital counter. It clamps the ramping of reference voltage at the input of error amplifier and the pulse-width of the output driver slowly. The typical soft-start duration is 3ms.
COMP
VRAMP_Valley Cross-over
SS_Internal VCORE SSE_Internal
DS9218-08 March 2007
www.richtek.com 13
RT9218
Under Voltage Protection The voltage at FB and FBL pin is monitored and protected against UV (under voltage). The UV threshold is the FB or FBL under 75%. UV detection has 30s triggered delay. When OC or UV_FBL is trigged, a hiccup restart sequence will be initialized, as shown in Figure 7 Only 4 times of trigger are allowed to latch off. Hiccup is disabled during soft-start interval, but UV_FB has some difference from OC and UV_FBL, it will always trigger VIN power sensing after 4 times hiccup, as shown in Figure 8.
COUNT = 1
Internal
VIN_SW (5V/12V)
VIN_LDO (3.3V)
OPS_Disable Shutdown Enable
Figure 9. LDO power sequence PWM Layout Considerations MOSFETs switch very fast and efficiently. The speed with which the current transitions from one device to another causes voltage spikes across the interconnecting impedances and parasitic circuit elements. The voltage spikes can degrade efficiency and radiate noise, that results in over-voltage stress on devices. Careful component placement layout and printed circuit design can minimize the voltage spikes induced in the converter. Consider, as an example, the turn-off transition of the upper MOSFET prior to turn-off, the upper MOSFET was carrying the full load current. During turn-off, current stops flowing in the upper MOSFET and is picked up by the low side MOSFET or schottky diode. Any inductance in the switched current path generates a large voltage spike during the switching interval. Careful component selections, layout of the critical components, and use shorter and wider PCB traces help in minimizing the magnitude of voltage spikes. There are two sets of critical components in a DC-DC converter using the RT9218. The switching power components are most critical because they switch large amounts of energy, and as such, they tend to generate equally large amounts of noise. The critical small signal components are those connected to sensitive nodes or those supplying critical bypass current. The power components and the PWM controller should be placed firstly. Place the input capacitors, especially the high-frequency ceramic decoupling capacitors, close to the power switches. Place the output inductor and output capacitors between the MOSFETs and the load. Also locate the PWM controller near by MOSFETs. A multi-layer printed circuit board is recommended.
COUNT = 2
COUNT = 3
COUNT = 4
4V
SS
2V 0V OVERLOAD APPLIED
Inductor Current
0A T0 T1 T2 TIME T3 T4
Figure 7. UV and OC trigger hiccup mode
Power Off
UGATE FB VOUT VIN
(20V/Div) (500mV/Div)
UV
VIN Power Sensing
(2V/Div) (2V/Div) IOUT = 2A
Time (10ms/Div)
Figure 8, UV_FB trigger VIN power sensing LDO Power Sequence In VGA field, the MOSFET of LVOUT is sourced by external voltage not by SVOUT. This connection may trigger UV protection to shutdown RT9218, but using the typical application circuit won't have this issue. See figure 9 using OPS pin to control the power sequence.
www.richtek.com 14
DS9218-08 March 2007
RT9218
Figure 10 shows the connections of the critical components in the converter. Note that the capacitors CIN and COUT each of them represents numerous physical capacitors. Use a dedicated grounding plane and use vias to ground all critical components to this layer. Apply another solid layer as a power plane and cut this plane into smaller islands of common voltage levels. The power plane should support the input power and output power nodes. Use copper filled polygons on the top and bottom circuit layers for the PHASE node, but it is not necessary to oversize this particular island. Since the PHASE node is subjected to very high dV/dt voltages, the stray capacitance formed between these island and the surrounding circuitry will tend to couple switching noise. Use the remaining printed circuit layers for small signal routing. The PCB traces between the PWM controller and the gate of MOSFET and also the traces connecting source of MOSFETs should be sized to carry 2A peak currents.
IQ1 5V/12V Q1 IQ2 Q2 GND
+ +
IL VOUT
+
LOAD
GND LGATE VCC RT9218 UGATE FB
Figure 10. The connections of the critical components in the converter
Below PCB gerber files are our test board for your reference :
DS9218-08 March 2007
www.richtek.com 15
RT9218
www.richtek.com 16
DS9218-08 March 2007
RT9218
According to our test experience, you must still notice two items to avoid noise coupling : 1.The ground plane should not be separated. 2.VCC rail adding the LC filter is recommended.
DS9218-08 March 2007
www.richtek.com 17
RT9218
Outline Dimension
A H M
J
B
F
C I D
Symbol A B C D F H I J M
Dimensions In Millimeters Min 8.534 3.810 1.346 0.330 1.194 0.178 0.102 5.791 0.406 Max 8.738 3.988 1.753 0.508 1.346 0.254 0.254 6.198 1.270
Dimensions In Inches Min 0.336 0.150 0.053 0.013 0.047 0.007 0.004 0.228 0.016 Max 0.344 0.157 0.069 0.020 0.053 0.010 0.010 0.244 0.050
14- Lead SOP Plastic Package
Richtek Technology Corporation
Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611
Richtek Technology Corporation
Taipei Office (Marketing) 8F, No. 137, Lane 235, Paochiao Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)89191466 Fax: (8862)89191465 Email: marketing@richtek.com
www.richtek.com 18
DS9218-08 March 2007


▲Up To Search▲   

 
Price & Availability of RT9218

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X