|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
CTLDM8120-M621H SURFACE MOUNT P-CHANNEL ENHANCEMENT-MODE SILICON MOSFET w w w. c e n t r a l s e m i . c o m DESCRIPTION: The CENTRAL SEMICONDUCTOR CTLDM8120-M621H is a very low profile (0.4mm) P-Channel enhancement-mode MOSFET in a small, thermally efficient, 1.5mm x 2mm TLMTM package. MARKING CODE: CNF TLM621H CASE * Device is Halogen Free by design FEATURES: * * * * Low rDS(ON) (0.24 MAX @ VDS=1.8V) High Current (ID=0.95A) Logic Level Compatible Small, 1.5 x 2.0 x 0.4mm Ultra Low Height Profile TLMTM UNITS V V mA mA mA A A W C C/W APPLICATIONS: * Load / Power Switches * Power Supply Converter Circuits * Battery Powered Portable Equipment MAXIMUM RATINGS: (TA=25C) Drain-Source Voltage Gate-Source Voltage Continuous Drain Current (Steady State) Continuous Drain Current, t5.0s Continuous Source Current (Body Diode) Maximum Pulsed Drain Current, tp=10s Maximum Pulsed Source Current, tp=10s Power Dissipation (Note 1) Operating and Storage Junction Temperature Thermal Resistance (Note 1) SYMBOL VDS VGS ID ID IS IDM ISM PD TJ, Tstg JA 20 8.0 860 950 360 4.0 4.0 1.6 -65 to +150 75 ELECTRICAL CHARACTERISTICS: (TA=25C unless otherwise noted) SYMBOL TEST CONDITIONS MIN TYP IGSSF, IGSSR VGS=8.0V, VDS=0 1.0 IDSS VDS=20V, VGS=0 5.0 BVDSS VGS=0, ID=250A 20 24 VGS(th) VDS=VGS, ID=250A 0.45 0.76 VSD VGS=0, IS=360mA rDS(ON) VGS=4.5V, ID=0.95A 85 rDS(ON) VGS=4.5V, ID=0.77A 85 rDS(ON) VGS=2.5V, ID=0.67A 130 rDS(ON) VGS=1.8V, ID=0.2A 190 gFS VDS=10V, ID=810mA 2.0 Notes: (1) Mounted on a 4-layer JEDEC test board with one thermal vias connecting the exposed thermal pad to the first buried plane. PCB was constructed as per JEDEC standards JESD51-5 and JESD51-7. MAX 50 500 1.0 0.9 150 142 200 240 UNITS nA nA V V V m m m m S R1 (17-February 2010) CTLDM8120-M621H SURFACE MOUNT P-CHANNEL ENHANCEMENT-MODE SILICON MOSFET ELECTRICAL SYMBOL Crss Ciss Coss ton toff CHARACTERISTICS - Continued: (TA=25C unless otherwise noted) TEST CONDITIONS MIN TYP VDS=16V, VGS=0, f=1.0MHz 80 VDS=16V, VGS=0, f=1.0MHz 200 VDS=16V, VGS=0, f=1.0MHz 60 VDD=10V, VGS=4.5V, ID=950mA, RG=6.0 20 VDD=10V, VGS=4.5V, ID=950mA, RG=6.0 25 MAX UNITS pF pF pF ns ns TLM621H CASE - MECHANICAL OUTLINE OPTIONAL MOUNTING PADS (Dimensions in mm) PIN CONFIGURATION For standard mounting refer to TLM621H Package Details LEAD CODE: 1) Source 2) Drain 3) Drain 4) Drain 5) Drain 6) Gate *Exposed pad P internally connected to pins 2, 3, 4, and 5. MARKING CODE: CNF R1 (17-February 2010) w w w. c e n t r a l s e m i . c o m |
Price & Availability of CTLDM8120-M621H |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |