spice device model si1403dl vishay siliconix p-channel 2.5-v (g-s) mosfet characteristics ? p-channel vertical dmos ? macro model (subcircuit model) ? level 3 mos ? apply for both linear and sw itching application ? accurate over the ? 55 to 125 c temperature range ? model the gate charge, transient, and diode reverse recovery characteristics description the attached spice model descri bes the ty pical electrical characteristics of the p-channel ve rtical dmos. the subcircuit model schematic is extrac ted and optimized over the ? 55 to 125 c temperature ranges under the pulsed 0 to ? 5v gate drive. the saturated output impedance is best fit at the gate bias near the threshold voltage. a novel gate-to-drain feedback capac itance netw o rk is used to model the gate charge characteristics w h ile avoiding convergence difficulties of the sw itched c gd model. all model parameter values are optimized to provide a best fit to the m easured electrical data and are not intended as an exact phy sical interpretation of the device. subcircuit model schematic this document is intended as a spice modeling guideline and does not constitute a commercial product data sheet. designers sho uld refer to the appropriate data sheet of the same number fo r guaranteed specific ation limits. document number : 71477 www. vi s h a y . c o m 24-apr-04 1
spice device model si1403dl vishay siliconix specificat ions (t j = 2 5 c unless ot herwise not e d) pa ra me te r s y m b o l te s t conditions ty pic a l u n i t static gate threshold voltage v gs(t h ) v ds = v gs , i d = ? 250 a 1 v on-state drain current a i d ( on) v ds = ? 5 v, v gs = ? 4.5 v 1 9 a v gs = ? 4.5 v, i d = ? 1.5 a 0.152 v gs = ? 3.6 v, i d = ? 1.4 a 0.169 drain-source on-state resistance a r ds(o n ) v gs = ? 2.5 v, i d = ? 0.8 a 0.221 ? forw ard transconductance a g fs v ds = ? 10 v, i d = ? 1.5 a 3 . 9 s diode forw ard voltage a v sd i s = ? 0.8 a, v gs = 0 v ? 0.79 v dy namic b t o tal gate c harge b q g 3 . 3 gate-source charge b q gs 0 . 9 gate-drain charge b q gd v ds = ? 10 v, v gs = ? 4.5 v, i d = ? 1.5 a 0.9 nc turn-on delay time b t d(on) 1 4 ris e time b t r 1 9 turn-off delay time b t d(off) 2 5 fall time b t f v dd = ? 10 v, r l = 10 ? i d ? ? 1 a, v gen = ? 4.5 v, r g = 6 ? 27 source-drain rev e rse recov e ry time t rr i f = ? 0.8 a, di/dt = 100 a/ s 20 ns not e s a. pulse test; pulse w i dth 300 s, duty cy cle 2%. b. guaranteed by design, not s ubject to production testing. www . v is ha y . c o m document number: 71477 2 24-apr-04
spice device model si1403dl vishay siliconix document number : 71477 www. vi s h a y . c o m 24-apr-04 3 comparison of model wit h measured dat a (t j =2 5 c unless ot herwise not e d)
|