|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
asahi kasei [ak4367] ms0247-e-02 2005/10 - 1 - general description the ak4367 is 24bit dac with built-in headphone amplifier. the ak4367 features an analog mixing circuit that allows easy interfacing in mobile phone and portable communication designs. the integrated headphone amplifier features ?pop-fre e? power-on/off, a mute control and delivers 50mw of power at 16 ? . the ak4367 is housed in a 20pin qfn package, making it suitable for portable applications. feature ? multi-bit ? dac ? sampling rate: 8khz 48khz ? 64x oversampling ? on chip perfect filtering 8 times fir interpolator - passband: 20khz - passband ripple: 0.02db - stopband attenuation: 54db ? digital de-emphasis filter : 32khz, 44.1khz and 48khz ? system clock: 256fs/384fs/512fs - ac couple input available ? audio i/f format: msb first, 2?s compliment - i 2 s, 24bit msb justified, 24bit/20bit/16bit lsb justified ? digital att ? analog mixing circuit ? mono lineout ? p interface: 3-wire/i 2 c ? bass boost function ? headphone amplifier - output power: 50mw x 2ch @16 ? , 3.3v - s/n: 92db@2.4v - pop noise free at power-on/off and mute ? power supply: 2.2v 3.6v ? power supply current: 2.8ma@2.4v (@hp-amp no-output) ? ta: ? 40 85 c ? small package: 20pin qfn ak4367 low power 24-bit 2ch dac with hp- a mp & output mixe r
asahi kasei [ak4367] ms0247-e-02 2005/10 - 2 - audio interface hdp amp serial i/f hpl hpr vss vdd i2c mout rin min sdata lrck cad0/csn bick scl/cclk sda/cdti hvdd mutet vcom dac dac lin (lch) (rch) vcom clock divider mclk att & bass boost dem & digital filter hdp amp mute mute pd n figure 1. ak4367 block diagram asahi kasei [ak4367] ms0247-e-02 2005/10 - 3 - ? ordering guide ak4367vn ? 40 +85 c 20pin qfn (0.5mm pitch) akd4367 evaluation board for ak4367 ? pin layout hpr hpl min rin lin hvdd vss vdd mutet vcom sda/cdti scl/cclk cad0/csn sdata lrck mout i2c pdn mclk bick top view 16 17 18 19 20 15 14 13 1 10 9 8 7 6 2 3 4 5 12 11 a k4367 asahi kasei [ak4367] ms0247-e-02 2005/10 - 4 - pin/function no. pin name i/o function sda i/o control data input/output pin (i2c pin = ?h?) 1 cdti i control data input pin (i2c pin = ?l?) scl i control data clock pin (i2c pin = ?h?) 2 cclk i control data clock pin (i2c pin = ?l?) cad0 i chip address 0 select pin (i2c pin = ?h?) 3 csn i control data chip select pin (i2c pin = ?l?) 4 sdata i audio serial data input pin 5 lrck i l/r clock pin this clock determines which audio channel is currently being input on sdata pin. 6 bick i serial bit clock pin this clock is used to latch audio data. 7 mclk i master clock input pin 8 pdn i power-down & reset pin when at ?l?, the ak4367 is in power-down mode and is held in reset. the ak4367 should always be reset upon power-up. 9 i2c i control mode select pin (internal pull-down pin) ?h?: i 2 c bus, ?l?: 3-wire serial 10 mout o mono analog output pin 11 vcom o common voltage output pin normally connected to vss pin with 0.1 f ceramic capacitor in parallel with a 2.2 f electrolytic capacitor. 12 mutet o mute time constant control pin connected to vss pin with a capacitor for mute time constant. 13 vdd - power supply pin 14 vss - ground pin 15 hvdd - power supply pin for headphone amp 16 hpr o rch headphone amp output pin 17 hpl o lch headphone amp output pin 18 min i mono analog input pin 19 rin i rch analog input pin 20 lin i lch analog input pin note: all digital input pins except analog input pins (min, rin and lin) and internal pull-down pin must not be left floating. ? handling of unused pin the unused i/o pins should be processed appropriately as below. classification pin name setting analog mout, mutet, hpr, hpl, min, ri n, lin these pins should be open. digital cad0 these pins should be connected to vss. asahi kasei [ak4367] ms0247-e-02 2005/10 - 5 - absoluate maximum rating (vss=0v; note 1) parameter symbol min max units analog, digital vdd ? 0.3 4.6 v power supplies hp-amp hvdd ? 0.3 4.6 v input current (any pins except for supplies) iin - 10 ma input voltage vin ? 0.3 vdd+0.3 or 4.6 v ambient temperature ta ? 40 85 c storage temperature tstg ? 65 150 c note 1. all voltages with respect to ground. warning: operation at or beyond these limits may result in permanent damage to the device. normal operation is not guaranteed at these extremes. recommend operating conditions (vss=0v; note 1) parameter symbol min typ max units analog, digital vdd 2.2 2.4 3.6 v power supplies (note 2) hp-amp hvdd 2.2 2.4 3.6 v note 1. all voltages with respect to ground. note 2. vdd should be same voltage as hvdd. * akm assumes no responsibility for usage be yond the conditions in this datasheet. asahi kasei [ak4367] ms0247-e-02 2005/10 - 6 - analog characteristics (ta=25 c; vdd=hvdd=2.4v, vss=0v; fs=44.1khz; boost off; signal frequency =1khz; measurement band width=10hz 20khz; headphone-amp: load impedance is a serial connection with r l =16 ? and c l =220 f. (refer to figure 33); mono output: r l =16 ? ; unless otherwise specified) parameter min typ max units dac resolution - - 24 bit headphone-amp: (hpl/hpr pins) (note 3) analog output characteristics thd+n ? 4.8dbfs output, po=10mw@16 ? , 2.4v - ? 55 ? 45 db ? 3dbfs output, po=28mw@16 ? , 3.3v - ? 55 - db ? 3dbfs output, po=14mw@32 ? , 3.3v - ? 57 - db d-range ? 60dbfs output, a-weighted, 2.4v 84 92 - db ? 60dbfs output, a-weighted, 3.3v - 94 - db s/n a-weighted, 2.4v 84 92 - db a-weighted, 3.3v - 94 - db interchannel isolation 60 80 - db dc accuracy interchannel gain mismatch - 0.2 - db gain drift - 200 - ppm/ c load resistance (note 4) 16 - - ? load capacitance - - 300 output voltage ( ? 4.8dbfs output) (note 5) 1.02 1.13 1.24 vpp max output power r l =16 ? , 2.4v - 26 - mw r l =16 ? , 3.3v - 50 - mw mono output: (mout pin) (note 6) analog output characteristics: thd+n (0dbfs output) - ? 60 ? 50 db s/n (a-weighted) 84 92 - db dc accuracy gain drift - 200 - ppm/ c load resistance (note 4) 10 - - k ? load capacitance - - 25 pf output voltage (note 7) 1.42 1.58 1.74 vpp output volume: (mout pin) step size 1 2 3 db gain control range ? 30 - 0 db note 3. dacl=dacr bits = ?1?, minl=minr=linl=rinr bits = ?0?, attl=attr=0db. note 4. ac load note 5. output voltage is proportional to vdd voltage. vout = 0.47 x vdd(typ)@ ? 4.8dbfs. note 6. dacm bit = ?1?, dacl=da cr bits = ?0?, linm=rin m=minm bits = ?0?, attl=attr=attm=0db, and common mode signal is input to l/rch of dac. note 7. output voltage is proportional to vdd voltage. vout = 0.66 x vdd(typ). asahi kasei [ak4367] ms0247-e-02 2005/10 - 7 - parameter min typ max units linein: (lin/rin/min pins) analog input characteristics input resistance (see figure 31 and figure 32.) lin pin linl bit = ?1?, linm bit = ?1? 23 33 - k ? linl bit = ?1?, linm bit = ?0? - 40 - k ? linl bit = ?0?, linm bit = ?1? - 200 - k ? rin pin rinr bit = ?1?, rinm bit = ?1? 23 33 - k ? rinr bit = ?1?, rinm bit = ?0? - 40 - k ? rinr bit = ?0?, rinm bit = ?1? - 200 - k ? min pin minl bit = ?1?, minr bit = ?1?, minm bit = ?1? 11 17 - k ? minl bit = ?1?, minr bit = ?0?, minm bit = ?0? - 40 - k ? minl bit = ?0?, minr bit = ?1?, minm bit = ?0? - 40 - k ? minl bit = ?0?, minr bit = ?0?, minm bit = ?1? - 100 - k ? gain lin/rin mout ? 7 ? 6 ? 5 db min mout ? 1 0 +1 db lin/min hpl, rin/min hpr +0.8 +1.8 +2.8 db power supplies power supply current normal operation (pdn pin = ?h?) (note 8) vdd - 1.8 3.0 ma hvdd - 1.0 2.0 ma power-down mode (pdn pin = ?l?) (note 9) - 1 100 a note 8. pmdac=pmhpl=pmhpr=pmmo bits = ?1?, muten bit = ?1? and hp-amp output is off. note 9. all digital input pins including clock pins (mclk, bick and lrck) are held at vss. asahi kasei [ak4367] ms0247-e-02 2005/10 - 8 - filter characteristics (ta=25 c; vdd, hvdd=2.2 3.6v; fs=44.1khz; de-emphasis = ?off?) parameter symbol min typ max units dac digital filter: (note 10) passband ? 0.05db (note 11) pb 0 - 20.0 khz ? 6.0db - 22.05 - khz stopband (note 11) sb 24.1 - - khz passband ripple pr - - 0.02 db stopband attenuation sa 54 - - db group delay (note 12) gd - 20.8 - 1/fs group delay distortion ? gd - 0 - s dac digital filter + analog filter: (note 10) (note 13) frequency response 0 20.0khz fr - 0.5 - db analog filter: (note 14) frequency response 0 20.0khz fr - 1.0 - db boost filter: (note 13) (note 15) 20hz fr - 5.76 - db 100hz - 2.92 - db min 1khz - 0.02 - db 20hz fr - 10.80 - db 100hz - 6.84 - db mid 1khz - 0.13 - db 20hz fr - 16.06 - db 100hz - 10.54 - db frequency response max 1khz - 0.37 - db note 10. boost off (bst1-0 bit = ?00?) note 11. the passband and stopband frequencies scale with fs. for example, pb=0.4535*fs(@ 0.05db), sb=0.546*fs(@ ? 54db). note 12. this is the calculated delay time caused by digital filtering. this time is measured from the setting of the 24bit data of both channels to the input registers to the output of the analog signal. note 13. dac ? hpl, hpr, mout note 14. min ? hpl/hpr/mout, lin ? hpl/mout, rin ? hpr/mout note 15. these frequency responses scale with fs. if hi gh-level signal is input, the ak4367 clips at low frequency. boost filter (fs=44.1khz) -5 0 5 10 15 20 10 100 1000 10000 frequency [hz] level [db] max mid min figure 2. boost frequency (fs=44.1khz) asahi kasei [ak4367] ms0247-e-02 2005/10 - 9 - dc characteristics (ta=25 c; vdd, hvdd=2.2 3.6v) parameter symbol min typ max units high-level input voltage vih 70 % dvdd - - v low-level input vo ltage vil - - 30 % dvdd v input voltage at ac coupling (note 16) vac 1.0 - - vpp low-level output voltage (iout = 3ma) vol - - 0.4 v input leakage current (note 17) iin - - 10 a note 16. only mclk pin. (figure 33) note 17. i2c pin has internal pull-down device, nominally 100k ? . switching characteristics (ta=25 c; vdd, hvdd=2.2 3.6v; c l = 20pf) parameter symbol min typ max units master clock timing frequency fclk 2.048 - 24.576 mhz pulse width low (note 18) tclkl 0.4/fclk - - ns pulse width high (note 18) tclkh 0.4/fclk - - ns ac pulse width (note 21) tacw 20 - - ns lrck timing frequency fs 8 44.1 48 khz duty cycle: duty 45 - 55 % serial interface timing (note 19) bick period tbck 1/(64fs) - - ns bick pulse width low tbckl 130 - - ns pulse width high tbckh 130 - - ns lrck edge to bick ? ? (note 20) tlrb 50 - - ns bick ? ? to lrck edge (note 20) tblr 50 - - ns sdata hold time tsdh 50 - - ns sdata setup time tsds 50 - - ns control interface timing (3-wire serial mode) cclk period tcck 200 - - ns cclk pulse width low tcckl 80 - - ns pulse width high tcckh 80 - - ns cdti setup time tcds 40 - - ns cdti hold time tcdh 40 - - ns csn ?h? time tcsw 150 - - ns csn ? ? to cclk ? ? tcss 50 - - ns cclk ? ? to csn ? ? tcsh 50 - - ns note 18. except ac coupling. note 19. refer to ?serial data interface?. note 20. bick rising edge must not occur at the same time as lrck edge. note 21. pulse width to ground level when mclk is connected to a capacitor in series and a resistor is connected to ground. (refer to figure 3.) asahi kasei [ak4367] ms0247-e-02 2005/10 - 10 - parameter symbol min typ max units control interface timing (i 2 c bus mode): (note 22) scl clock frequency fscl - - 100 khz bus free time between transmissions tbuf 4.7 - - s start condition hold time (prior to first clock pulse) thd:sta 4.0 - - s clock low time tlow 4.7 - - s clock high time thigh 4.0 - - s setup time for repeated start condition tsu:sta 4.7 - - s sda hold time from scl falling (note 23) thd:dat - - s sda setup time from scl rising tsu:dat 0.25 - - s rise time of both sda and scl lines tr - - 1.0 s fall time of both sda and scl lines tf - - 0.3 s setup time for stop condition tsu:sto 4.0 - - s pulse width of spike noise suppressed by input filter tsp 0 - 50 ns power-down & reset timing pdn pulse width (note 24) tpd 150 - - ns note 22. i 2 c is a registered trademark of philips semiconductors. note 23. data must be held long enough to bridge the 300ns-transition time of scl. note 24. the ak4367 can be reset by bringing pdn pin = ?l? to ?h? only upon power up. purchase of asahi kasei microsystems co., ltd i 2 c components conveys a license under the philips i 2 c patent to use the components in the i 2 c system, provided the system conform to the i 2 c specifications de fined by philips. asahi kasei [ak4367] ms0247-e-02 2005/10 - 11 - ? timing diagram mclk input measurement point vss tacw t acw vss 1/fclk 1000pf 100k ? vac figure 3. mclk ac coupling timing 1/fclk tclkl vih tclkh mclk vil 1/fs vih lrck vil tbck tbckl vih tbckh bick vil figure 4. clock timing tlrb lrck vih bick vil tsds vih sdata vil tsdh vih vil tblr figure 5. serial interface timing asahi kasei [ak4367] ms0247-e-02 2005/10 - 12 - tcss csn vih cclk vil vih cdti vil vih vil c1 c0 r/w a4 tcckl tcckh tcds tcdh figure 6. write command input timing csn vih cclk vil vih cdti vil vih vil d3 d2 d1 d0 tcsw tcsh figure 7. write data input timing thigh scl sda vih tlow tbuf thd:sta tr tf thd:dat tsu:dat tsu:sta stop start start stop tsu:sto vil vih vil tsp figure 8. i 2 c bus mode timing tpd vil pdn figure 9. power-down & reset timing asahi kasei [ak4367] ms0247-e-02 2005/10 - 13 - operation overview ? system clock the external clocks required to operate the ak4367 are mclk(256fs/384fs/512fs), lrck(fs) and bick. the master clock (mclk) should be synchronized with sampling clock (lrck). the phase between these clocks does not matter. the frequency of mclk is detected automatically, and the internal master clock becomes the appropriate frequency. table 1 shows system clock example. lrck mclk (mhz) bick (mhz) fs 256fs 384fs 512fs 64fs 8khz 2.048 3.072 4.096 0.512 11.025khz 2.8224 4.2336 5.6448 0.7056 12khz 3.072 4.608 6.144 0.768 16khz 4.096 6.144 8.192 1.024 22.05khz 5.6448 8.4672 11.2896 1.4112 24khz 6.144 9.216 12.288 1.536 32khz 8.192 12.288 16.384 2.048 44.1khz 11.2896 16.9344 22.5792 2.8224 48khz 12.288 18.432 24.576 3.072 table 1. system clock example all external clocks (mclk, bick and lrck) should always be present whenever the dac is in normal operation mode (pmdac bit = ?1?). if these clocks are not provided, the ak4367 may draw excess current and will not operate properly because it utilizes these clocks for internal dynamic refresh of registers. if the external clocks are not present, the dac should be placed in power-down mode (pmdac bit = ?0?). when mclk is input with ac coupling, the mckac bit should be set to ?1?. for low sampling rates, dr and s/n degrade because of the outband noise. dr and s/n are improved by setting dfs1 bit to ?1?. table 2 shows s/n of dac output for both the hp-amp and mout. when the dfs1 bit is ?1?, mclk needs 512fs. s/n (fs=8khz, a-weighted) dfs1 dfs0 over sample rate fs mclk hp-amp mout 0 0 64fs 8khz 48khz 256fs/384fs/512fs 56db 56db default 0 1 128fs 8khz 24khz 256fs/384fs/512fs 75db 75db 1 x 256fs 8khz 12khz 512fs 92db 90db table 2. relationship among fs, mclk frequency and s/n of hp-amp and mout asahi kasei [ak4367] ms0247-e-02 2005/10 - 14 - ? serial data interface the ak4367 interfaces with external system via the sdata, bick and lrck pins. five data formats are available and are selected by setting dif2, dif1 and dif0 bits (table 3). mode 0 is compatible with existing 16bit dacs and digital filters. mode 1 is a 20bit version of mode 0. mode 4 is a 24bit version of mode 0. mode 2 is similar to akm adcs and many dsp serial ports. mode 3 is compatible with the i 2 s serial data protocol. in modes 2 and 3 with bick 48fs, the following formats are also valid: 16-bit data followed by eight zeros (17th to 24th bits) and 20-bit data followed by four zeros (21st to 24th bits). in all modes, the serial data is msb first and 2?s complement format. dif2 bit dif1 bit dif0 bit mode bick figure 0 0 0 0: 16bit, lsb justified 32fs bick 64fs figure 10 0 0 1 1: 20bit, lsb justified 40fs bick 64fs figure 11 0 1 0 2: 24bit, msb justified 48fs bick 64fs figure 12 default 0 1 1 3: i 2 s compatible bick=32fs or 48fs bick 64fs figure 13 1 0 0 4: 24bit, lsb justified 48fs bick 64fs figure 11 table 3. audio data format sdat a bick lrck sdat a 15 14 6 5 4 bick 3210 1514 ( 32fs ) 15 14 0 15 14 0 mode 0 don?t care don?t care 15:msb, 0:lsb mode 0 15 14 6 5 4 3 2 1 0 lch data rch data figure 10. mode 0 timing sdat a lrck bick 19 0 19 0 mode 1 don?t care don?t care 19:msb, 0:lsb sdat a mode 4 23:msb, 0:lsb 20 19 0 20 19 0 don?t care don?t care 22 21 22 21 lch data rch data 23 23 figure 11. mode 1, 4 timing asahi kasei [ak4367] ms0247-e-02 2005/10 - 15 - lrck bick sdata 16bit don?t 0 14 15 14 15 lch rch care 14 0 15 sdata 20bit 18 19 18 19 4 1 0 don?t care 18 19 410 don?t care don?t care sdata 24bit 22 23 22 23 don?t care 22 23 don?t care 8 3 4 0 1 83 4 0 1 figure 12. mode 2 timing lrck lch rch bick don?t 0 14 15 15 care 14 0 15 19 18 19 4 1 0 don?t care 18 19 41 0 don?t care don?t care sdata 16bit sdata 20bit sdata 24bit 23 22 23 don?t care 22 23 don?t care 8 3 4 0 1 83 4 0 1 bick 6 14 15 15 14 6 15 sdata 16bit (32fs) 0 5 4 321 0 54 3 2 1 0 figure 13. mode 3 timing asahi kasei [ak4367] ms0247-e-02 2005/10 - 16 - ? digital attenuator the ak4367 has a channel-independent digital attenuator (256 levels, 0.5db step). this digital attenuator is placed before the d/a converter. attl/r7-0 bits set the attenuation level (0db to ? 127db or mute) for each channel (table 4). at dattc bit = ?1?, attl7-0 bits control both lch and rch atte nuation levels. at dattc bit = ?0?, attl7-0 bits control the lch level and attr7-0 bits control the rch level. when hpm bit = ?1?, (l+r)/2 summation is done after volume control. attl7-0 attr7-0 attenuation ffh 0db default feh ? 0.5db fdh ? 1.0db fch ? 1.5db : : : : 02h ? 126.5db 01h ? 127.0db 00h mute ( ? ) table 4. digital volume att values the ats bit sets the transition time between set values of att7-0 bits as either 1061/fs or 7424/fs (table 5). when ats bit = ?0?, a soft transition between the set values occu rs(1062 levels). it takes 1061/ fs (24ms@fs=44.1khz) from ffh(0db) to 00h(mute). the atts are 00h when the pmdac bi t is ?0?. when the pmdac returns to ?1?, the atts fade to their current value. digital attenuator is independent of the soft mute function. att speed ats 0db to mute 1 step 0 1061/fs 4/fs default 1 7424/fs 29/fs table 5. transition time between set values of att7-0 bits mout volume is controlled by attm3-0 bits when mmute bit = ?0? (table 6). pop noise occurs when att3-0 bits are changed. mmute attm3-0 attenuation 0fh 0db 0eh ? 2db 0dh ? 4db 0ch ? 6db : : : : 01h ? 28db 0 00h ? 30db 1 x mute default table 6. mout volume att values asahi kasei [ak4367] ms0247-e-02 2005/10 - 17 - ? soft mute soft mute operation is performed at digital domain. when the smute bit goes to ?1?, the output signal is attenuated by ? during att_data att transition time (table 5) from the current att level. when the smute bit is returned to ?0?, the mute is cancelled and the output attenuation gradually changes to the att level during att_data att transition time. if the soft mute is cancelled before attenuating to ? after starting the operation, the attenuation is discontinued and returned to att level by the same cycle. the soft mute is effective for changing the signal source without stopping the signal transmission. smute bit a ttenuation ats bit att level - a nalog output gd gd (1) (2) (3) ats bit (1) figure 14. soft mute function notes: (1) att_data att transition time (table 5). for example, this time is 3712lrck cycles (3712/fs) at ats bit = ?1? and att_data = ?128?. (2) the analog output corresponding to the digital input has a group delay, gd. (3) if the soft mute is cancelled before attenuating to ? after starting the operation, the attenuation is discontinued and returned to att level by the same cycle. asahi kasei [ak4367] ms0247-e-02 2005/10 - 18 - ? de-emphasis filter the ak4367 includes a digital de-emphasis filter (tc = 50/15 s) by iir filter corresponding to three sampling frequencies (32khz, 44.1khz and 48khz). the de-emphasis filter is enabled by setting dem1-0 bits (table 7). dem1 bit dem0 bit de-emphasis 0 0 44.1khz 0 1 off default 1 0 48khz 1 1 32khz table 7. de-emphasis filter frequency select ? bass boost function by controlling bst1-0 bits, the low frequency boost signal can be output from dac. the setting value is common in lch and rch (table 8). bst1 bit bst0 bit boost 0 0 off default 0 1 min 1 0 mid 1 1 max table 8. low frequency boost select ? system reset the ak4367 should be reset once by bringing pdn pin ?l? upon power-up. after exiting reset, vcom, dac, hpl, hpr and mout switch to the power-down state. the contents of the control register are maintained until the reset is done. dac exits reset and power down state by mclk after pmdac bit is changed to ?1?, and then dac is powered up and the internal timing starts clocking by lrck ? ?. dac is in power-down mode until mclk and lrck are input. asahi kasei [ak4367] ms0247-e-02 2005/10 - 19 - ? headphone output power supply voltage for the headphone-amp is supplied from the hvdd pin and centered on the mutet voltage. the headphone-amp output load resistance is min.16 ? . when the muten bit is ?1? at pmhpl=pmhpr= ?1?, the common voltage rises to 0.45 x vdd. when the muten bit is ?0?, the common voltage of headphone-amp falls and the outputs (hpl and hpr pins) go to vss. a capacitor between the mutet pin and ground reduces pop noise at power-up/down. it is recommended that the capacitor with small variati on of capacitance and low esr (equivalent series resistance) over all temperature range, since th e rise and fall time in table 9 depend on the capacitance and esr of the exte rnal capacitor at mutet pin. in case only one path is connected, dac or lin/rin/min. in case both paths are connected, dac and lin/rin/min. t r : rise time up to vcom/2 100k x c (typ) 120k x c (typ) t f : fall time down to 0v 200k x c (typ) 150k x c (typ) table 9. headphone-amp rise/fall time [example] : a capacitor between the mutet pin and ground = 1.0 f, and only dac path is connected: time constant of rise time: t r = 100k ? x 1 f = 100ms(typ) time constant of fall time: t f = 200k ? x 1 f = 200ms(typ) when pmhpl and pmhpr bits are ?0?, the headphone-amp is powered-down, and the outputs (hpl and hpr pins) go to vss. muten bit pmhpl/r bit hpl/r pin (1) (2) (4) (3) t r t f vcom/2 vcom figure 15. power-up/power-down timing for headphone-amp (1) headphone-amp power-up (pmhpl and pmhpr bits = ?1?). the outputs are still vss. (2) headphone-amp common voltage rises up (muten bit = ?1?). common voltage of headphone-amp is rising. this rise time depends on the capacitor value connected with th e mutet pin. the rise ti me up to vcom/2 is t r = 100k x c(typ) when the capacitor value on mutet pin is ?c?. (3) headphone-amp common voltage falls down (muten bit = ?0?). common voltage of headphone-amp is falling to vss. this fall time depends on the capacitor value connected with the mutet pin. the fall time down to 0v is t f = 200k x c(typ) when the capacitor value on mutet pin is ?c?. (4) headphone-amp power-down (pmhpl, pmhpr bits = ?0?). th e outputs are vss. if the power supply is switched off or headphone-amp is powered-down before the common voltage goes to vss, some pop noise occurs. asahi kasei [ak4367] ms0247-e-02 2005/10 - 20 - the cut-off frequency of headphone-amp output depends on the external resistor and capacitor used. table 10 shows the cut off frequency and the output power for various resistor/capacitor combinations. the headphone impedance r l is 16 ? . output powers are shown at hvdd = 2.4, 3.0 and 3.3v. the output voltage of headphone is 0.47 x vdd (vpp) @ ? 4.8dbfs. ak4367 hp-amp 16 ? headphone r c figure 16. external circuit example of headphone output power [mw] r [ ? ] c [ f] fc [hz] boost=off fc [hz] boost=min 2.4v 3.0v 3.3v 220 45 17 0 100 100 43 15 24 28 100 70 28 6.8 47 149 78 7 12 14 100 50 19 16 47 106 47 4 6 7 table 10. relationship of external circuit, output power and frequency response asahi kasei [ak4367] ms0247-e-02 2005/10 - 21 - ? power-up/down sequence 1) dac hp-amp power supply pdn pin pmvcm bit clock input (3) sdti pin pmdac bit dac internal state pd normal operation hpl/r pin pmhpl, pmhpr bit (6) a ttl7-0 a ttr7-0 bit 00h(mute) ffh(0db) (8) gd (9) 1061/fs pd normal operation 00h(mute) ffh(0db) (8) (9) (6) (7) (8) (9) don?t care don?t care (7) (8) (9) 00h(mute) don?t care (9) don?t care (1) >150ns (2) >0 pd (5) >2ms muten bit dacl, dacr bit (4) >0 (4) >0 (5) >2ms figure 17. power-up/down sequence of dac and hp-amp (1) pdn pin should be set to ?h? at least 150ns after the power is supplied. (2) pmvcm and pmdac bits should be changed to ?1? after pdn pin goes to ?h?. (3) external clocks (mclk, bick, lrck) are needed to operate dac. when pmdac bit = ?0?, these clocks can be stopped. headphone amp can operate without these clocks. (4) dacl and dacr bits should be changed to ?1? after pmdac bit is changed to ?1?. (5) pmhpl, pmhpr and muten bits should be changed to ?1? at least 2ms (in case external capacitance at vcom pin is 2.2 f) after dacl and dacr bits are changed to ?1?. (6) rise time of headphone amp is determined by external capacitor (c) of mutet pin. the rise time up to vcom/2 is t r = 100k x c(typ). when c=1f, time constant is 100ms(typ). (7) fall time of headphone amp is determined by external capacitor (c) of mutet pin. the fall time down to 0v is t f = 200k x c(typ). when c=1f, time constant is 200ms(typ). pmhpl, pmhpr, dacl and dacr bits should be changed to ?0? after hpl and hpr pins go to vss. (8) analog output corresponding to digital input has th e group delay (gd) of 20.8/fs(=472s@fs=44.1khz). (9) ats bit sets transition time of digital atte nuator. default value is 1061/fs(=24ms@fs=44.1khz). (10) power supply should be switched off after headphone amp is powered down (hpl/r pins become ?l?). asahi kasei [ak4367] ms0247-e-02 2005/10 - 22 - 2) dac mout power supply pdn pin pmvcm bit clock input (5) sdti pin pmdac bit dac internal state pd(power-down) normal operation pmmo bit a ttl/r7-0 bit 00h(mute) ffh(0db) mout pin (6) mmute, a ttm3-0 bit 10h(mute) 0fh(0db) (7) gd (8) 1061/fs (hi-z) pd normal operation 00h(mute) ffh(0db) (hi-z) (7) (8) (6) (6) (7) (8) don?t care don?t care don?t care (1) >150ns (2) >0 (4) >0 dacm bit (3) >0 figure 18. power-up/down sequence of dac and mout (1) pdn pin should be set to ?h? at least 150ns after the power is supplied. (2) pmvcm bit should be changed to ?1? after pdn pin goes to ?h?. (3) dacm bit should be changed to ?1? after pmvcm bit is changed to ?1?. (4) pmdac and pmmo bits should be changed to ?1? after dacm bit is changed to ?1?. (5) external clocks (mclk, bick, lrck) are needed to operate dac. when pmdac bit = ?0?, these clocks can be stopped. mout buffer can operate without these clocks. (6) when pmmo bit is changed, pop noise is output from mout pin. (7) analog output corresponding to digital input has th e group delay (gd) of 20.8/fs(=472s@fs=44.1khz). (8) ats bit sets transition time of digital atte nuator. default value is 1061/fs(=24ms@fs=44.1khz). asahi kasei [ak4367] ms0247-e-02 2005/10 - 23 - 3) lin/rin/min hp-amp power supply pdn pin pmvcm bit hpl/r pin (6) (6) (7) lin/rin/min pin (4) (hi-z) (hi-z) pmhpl/r bit don?t care (1) >150ns (2) >0 (5) >2ms muten bit linl, minl,rinr, minr bit (3) >0 (5) >0 figure 19. power-up/down sequence of lin/rin/min and hp-amp (1) pdn pin should be set to ?h? at least 150ns after the power is supplied. mclk, bick and lrck can be stopped when dac is not used. (2) pmvcm bit should be changed to ?1? after pdn pin goes to ?h?. (3) linl, minl, rinr and minr bits should be changed to ?1? after pmvcm bit is changed to ?1?. (4) when linl, minl, rinr or minr bit is changed to ?1?, lin, rin or min pin is biased to 0.45 x vdd voltage. (5) pmhpl, pmhpr and muten bits should be changed to ?1? at least 2ms (in case external capacitance at vcom pin is 2.2 f) after linl, minl, rinr and minr bits are changed to ?1?. (6) rise time of headphone amp is determined by external capacitor (c) of mutet pin. the rise time up to vcom/2 is t r = 100k x c(typ). when c=1f, time constant is 100ms(typ). (7) fall time of headphone amp is determined by external capacitor (c) of mutet pin. the fall time down to 0v is t f = 200k x c(typ). when c=1f, time constant is 200ms(typ). pmhpl, pmhpr, linl, minl, rinr and minr bits should be changed to ?0? after hpl and hpr pins go to vss. asahi kasei [ak4367] ms0247-e-02 2005/10 - 24 - 4) lin/rin/min mout power supply pdn pin pmvcm bit mout pin (6) mmute, a ttm3-0 bit 10h(mute) 0fh(0db) (hi-z) (hi-z) (6) (6) lin/rin/min pin (4) (hi-z) (hi-z) don?t care (1) >150ns (2) >0 (5) >2ms muten bit pmmo bit linm, rinm, minm bit (3) >0 (5) >0 figure 20. power-up/down sequence of lin/rin/min and mout (1) pdn pin should be set to ?h? at least 150ns after the power is supplied. mclk, bick and lrck can be stopped when dac is not used. (2) pmvcm bit should be changed to ?1? after pdn pin goes to ?h?. (3) linm, rinm and minm bits should be changed to ?1? after pmvcm bit is changed to ?1?. (4) when linm, rinm or minm bit is changed to ?1?, lin, rin or min pin is biased to 0.45 x vdd voltage. (5) muten and pmmo bits should be changed to ?1? at least 2ms (in case external capacitance at vcom pin is 2.2 f) after linm, rinm and minm bits are changed to ?1?. (6) when pmmo bit is changed, pop noise is output from mout pin. asahi kasei [ak4367] ms0247-e-02 2005/10 - 25 - ? serial control interface (1) 3-wire serial control mode (i2c pin = ?l?) internal registers may be written via to the 3 wire p interface pins (csn, cclk and cdti). the data on this interface consists of chip address (2bits, fixed to ?01?), read/write ( 1bit, fixed to ?1?, write only), register address (msb first, 5bits) and control data (msb first, 8bits). address and da ta is clocked in on the rising edge of cclk. for write operations, data is latched after a low-to-high transition of 16th cclk. the clock speed of cclk is 5mhz(max). the value of internal registers is initialized at pdn pin = ?l?. cdti cclk csn c1 0 1234567 8 9 10 11 12 13 14 15 d4 d5 d6 d7 a1 a2 a3 a4 r/w c0 a0 d0 d1 d2 d3 c1-c0: chip address (fixed to ?01?) r/w: read/write (fixed to ?1?, write only) a4-a0: register address d7-d0: control data figure 21. 3-wire serial control i/f timing asahi kasei [ak4367] ms0247-e-02 2005/10 - 26 - (2) i 2 c-bus control mode (i2c pin = ?h?) the ak4367 supports the standard-mode i 2 c-bus (max: 100khz). the ak4367 does not support a fast-mode i 2 c-bus system (max: 400khz). (2)-1. write operations figure 22 shows the data transfer sequence for the i 2 c-bus mode. all commands are preceded by a start condition. a high to low transition on the sda line while scl is high indicates a start condition (figure 28). after the start condition, a slave address is sent. this address is 7 bits long followed by an eighth bit that is a data direction bit (r/w). the most significant five bits of the slave address are fixed as ?00100?. the next two bits are cad1 and cad0 (device address bits). these two bits identify the specific device on the bus. the hard-wired input pins (cad1 and cad0 pins) set these device address bits (figure 23). if the slav e address matches that of the ak4367, the ak4367 generates an acknowledge and the operation is executed. the master must generate the acknowledge-related clock pulse and release the sda line (high) during the acknowledge clock pulse (figure 29). a r/w bit value of ?1? indicates that the read operation is to be executed. a ?0? indicates that the write operation is to be executed. the second byte consists of the control register address of the ak4367. the format is msb first, and those most significant 3-bits are fixed to zeros (figure 24). the data after the second byte contains control data. the format is msb first, 8bits (figure 25). the ak4367 generates an acknowledge after each byte has been received. a data transfer is always terminated by a stop condition generated by the master. a low to high transition on the sda line while scl is high defines a stop condition (figure 28). the ak4367 can perform more than one byte write operation per sequence. after receipt of the third byte the ak4367 generates an acknowledge and awaits the next data. the master can transmit more than one byte instead of terminating the write cycle after the first data byte is transferred. after receiving each data packet the internal 5-bit address counter is incremented by one, and the next data is automatically taken into the next address. if the address exceeds 08h prior to generating the stop condition, the address counter will ?roll over? to 00h and the previous data will be overwritten. the data on the sda line must remain stable during the high period of the clock. the high or low state of the data line can only change when the clock signal on the scl line is low (figure 30) except for the start and stop conditions. sda slave address s s t a r t r/w="0" a c k sub address(n) a c k data(n) a c k data(n+1) a c k a c k data(n+x) a c k p s t o p figure 22. data transfer sequence at the i 2 c-bus mode 0 0 1 0 0 0 cad0 r/w (those cad0 should match with cad0 pin) figure 23. the first byte 0 0 0 a4 a3 a2 a1 a0 figure 24. the second byte d7 d6 d5 d4 d3 d2 d1 d0 figure 25. byte structure after the second byte asahi kasei [ak4367] ms0247-e-02 2005/10 - 27 - (2)-2. read operations set the r/w bit = ?1? for the read operation of the ak4367. after transmission of data, the master can read the next address?s data by generating an acknowledge instead of terminating the write cycle after the receipt of the first data word. after receiving each data packet the internal 5-bit address counter is incremented by one, and the next data is automatically taken into the next address. if the address exceeds 08h prior to generating a stop condition, the address counter will ?roll over? to 00h and the previous da ta will be overwritten. the ak4367 supports two basic read operations: current address read and random address read. (2)-2-1. current address read the ak4367 contains an internal address counter that maintain s the address of the last word accessed, incremented by one. therefore, if the last access (either a read or write) were to address n, the next current read operation would access data from the address n+1. after receipt of the slave address with r/w bit set to ?1?, the ak4367 generates an acknowledge, transmits 1-byte of data to the address set by the internal address counter and increments the internal address counter by 1. if the master does not generate an acknowledge to the data but instead generates a stop condition, the ak4367 ceases transmission. sda slave address s s t a r t r/w="1" a c k a c k data(n+1) a c k data(n+2) a c k a c k data(n+x) a c k p s t o p data(n) figure 26. current address read (2)-2-2. random address read the random read operation allows the master to access any memory location at random. prior to issuing the slave address with the r/w bit set to ?1?, the master must first perform a ?dummy? write operation. the master issues a start request, a slave address (r/w bit = ?0?) and then the register address to read. after the register address is acknowledged, the master immediately reissues the start request and the slave address with the r/w bit set to ?1?. the ak4367 then generates an acknowledge, 1 byte of data and increments the internal address counter by 1. if the master does not generate an acknowledge to the data but instead generates a stop condition, the ak4367 ceases transmission. sda slave address s s t a r t r/w="0" a c k a c k a c k data(n) a c k data(n+x) a c k p s t o p sub address(n) s slave address r/w="1" s t a r t data(n+1) a c k a c k figure 27. random address read asahi kasei [ak4367] ms0247-e-02 2005/10 - 28 - scl sda stop condition start condition s p figure 28. start and stop conditions scl from master acknowledge data output by transmitter data output by receiver 1 9 8 start condition not acknowledge clock pulse for acknowledgement s 2 figure 29. acknowledge on the i 2 c-bus scl sda data line stable; data valid change of data allowed figure 30. bit transfer on the i 2 c-bus asahi kasei [ak4367] ms0247-e-02 2005/10 - 29 - ? register map addr register name d7 d6 d5 d4 d3 d2 d1 d0 00h power management 0 0 pmmo muten pmhpr pmhpl pmdac pmvcm 01h mode control 0 0 mckac hpm dif2 dif1 dif0 dfs1 dfs0 02h mode control 1 0 0 mmute smute bst1 bst0 dem1 dem0 03h mode control 2 0 0 0 0 ats dattc bckp lrp 04h dac lch att attl7 attl6 a ttl5 attl4 attl3 attl2 attl1 attl0 05h dac rch att attr7 attr6 attr5 attr4 attr3 attr2 attr1 attr0 06h output select 0 0 0 minr minl rinr linl dacr dacl 07h output select 1 0 0 0 0 minm rinm linm dacm 08h mout att 0 0 0 0 attm3 attm2 attm1 attm0 all registers inhibit writ ing at pdn pin = ?l?. pdn pin = ?l? resets the registers to their default values. for addresses from 09h to 1fh, data must not be written. asahi kasei [ak4367] ms0247-e-02 2005/10 - 30 - ? register definitions addr register name d7 d6 d5 d4 d3 d2 d1 d0 00h power management 0 0 pmmo muten pmhpr pmhpl pmdac pmvcm r/w rd rd r/w r/w r/w r/w r/w r/w default 0 0 0 0 0 0 0 0 pmvcm: power management for vcom block 0: power off (default) 1: power on pmdac: power management for dac blocks 0: power off (default) 1: power on when pmdac bit is changed from ?0? to ?1?, dac is powered-up to the current register values (att value, sampling rate, etc). pmhpl: power management for lch of headphone amp 0: power off (default). hpl pin becomes vss(0v). 1: power on pmhpr: power management for rch of headphone amp 0: power off (default). hpr pin becomes vss(0v). 1: power on muten: headphone amp mute control 0: mute (default). hpl and hpr pins go to vss(0v). 1: normal operation. hpl and hpr pins go to 0.45 x vdd. pmmo: power management for mono output 0: power off (default) mout pin becomes hi-z. 1: power on all blocks can be powered-down by setting the pdn pin to ?l? regardless of register values setup. all blocks can be also powered-down by setting all bits of this address to ?0?. in this case, control register values are maintained. asahi kasei [ak4367] ms0247-e-02 2005/10 - 31 - addr register name d7 d6 d5 d4 d3 d2 d1 d0 01h mode control 0 0 mckac hpm dif2 dif1 dif0 dfs1 dfs0 r/w rd r/w r/w r/w r/w r/w r/w r/w default 0 0 0 0 1 0 0 0 dfs1-0: oversampling speed select (table 2) default: ?00? (64fs) dif2-0: audio data interface format select (table 3) default: ?010? (mode 2) hpm: mono output select of headphone 0: normal operation (default) 1: mono. (l+r)/2 signals from the dac are output to both lch and rch of headphone. mckac: mclk input mode select 0: cmos input (default) 1: ac coupling input addr register name d7 d6 d5 d4 d3 d2 d1 d0 02h mode control 1 0 0 mmute smute bst1 bst0 dem1 dem0 r/w rd rd r/w r/w r/w r/w r/w r/w default 0 0 0 0 0 0 0 1 dem1-0: de-emphasis filter frequency select (table 7) default: ?01? (off) bst1-0: low frequency boost function select (table 8) default: ?00? (off) smute: soft mute control 0: normal operation (default) 1: dac outputs soft-muted mmute: mute control for mout (table 6) 0: normal operation. attm3-0 bits control attenuation value. (default) 1: mute. attm3-0 bits are ignored. asahi kasei [ak4367] ms0247-e-02 2005/10 - 32 - addr register name d7 d6 d5 d4 d3 d2 d1 d0 03h mode control 2 0 0 0 0 ats dattc bckp lrp r/w rd rd rd rd r/w r/w r/w r/w default 0 0 0 0 0 0 0 0 lrp: lrck polarity select 0: normal (default) 1: invert bckp: bick polarity select 0: normal (default) 1: invert dattc: dac digital attenuator control mode select 0: independent (default) 1: dependent at dattc bit = ?1?, attl7-0 bits control both lch a nd rch attenuation le vel, while register values of attl7-0 bits are not written to a ttr7-0 bits. at dattc bit = ?0?, a ttl7-0 bits control lch level and attr7-0 bits control rch level. ats: digital attenuator transition time setting (table 5) 0: 1061/fs (default) 1: 7424/fs addr register name d7 d6 d5 d4 d3 d2 d1 d0 04h dac lch att attl7 attl6 a ttl5 attl4 attl3 attl2 attl1 attl0 05h dac rch att attr7 attr6 attr5 attr4 attr3 attr2 attr1 attr0 r/w r/w r/w r/w r/w r/w r/w r/w r/w default 0 0 0 0 0 0 0 0 attl7-0: setting of the at tenuation value of output si gnal from dacl (table 4) attr7-0: setting of the attenuation value of output signal from dacr (table 4) default: ?00h? (mute) the ak4367 has channel-independent digital attenuator (256 levels, 0.5db step). this digital attenuator is placed before d/a converter. attl/r7-0 bits set the attenuation level (0db to ? 127db or mute) of each channel. digital attenuator is independent of soft mute function. asahi kasei [ak4367] ms0247-e-02 2005/10 - 33 - addr register name d7 d6 d5 d4 d3 d2 d1 d0 06h output select 0 0 0 minr minl rinr linl dacr dacl r/w rd rd r/w r/w r/w r/w r/w r/w default 0 0 0 0 0 0 0 0 dacl: dac lch output signal is added to lch of headphone amp. 0: off (default) 1: on dacr: dac rch output signal is added to rch of headphone amp. 0: off (default) 1: on linl: input signal to lin pin is added to lch of headphone amp. 0: off (default) 1: on rinr: input signal to rin pin is added to rch of headphone amp. 0: off (default) 1: on minl: input signal to min pin is added to lch of headphone amp. 0: off (default) 1: on minr: input signal to min pin is added to rch of headphone amp. 0: off (default) 1: on ? hpl/hpr pin lin/rin pin min pin hp-amp r 1.23r 40k(typ) 40k(typ) linl/rinr bit minl/minr bit dacl/dacr bi t ? + 40k(typ) r dacl/dacr figure 31. summation circuit for headphone amp output at hpm bit = ?0?, gain of summation is +1.8db for all input path. asahi kasei [ak4367] ms0247-e-02 2005/10 - 34 - addr register name d7 d6 d5 d4 d3 d2 d1 d0 07h output select 1 0 0 0 0 minm rinm linm dacm r/w rd rd rd rd r/w r/w r/w r/w default 0 0 0 0 0 0 0 0 dacm: dac lch and rch outputs are added to mout buffer amp. summation gain is ? 6db for each channel. 0: off (default) 1: on linm: input signal to lin pin is added to mout buffer amp. 0: off (default) 1: on rinm: input signal to rin pin is added to mout buffer amp. 0: off (default) 1: on minm: input signal to min pin is added to mout buffer amp. 0: off (default) 1: on ? mout pin lin pin rin pin 200k(typ) 100k(typ) 200k(typ) 200k(typ) min pin 100k(typ) 200k(typ) linm bit rinm bit minm bit dacm bit dacr dacl figure 32. summation circuit for mout gain of summation is 0db for min and ? 6db for lin, rin, dacl and dacr. addr register name d7 d6 d5 d4 d3 d2 d1 d0 08h mout att 0 0 0 0 attm3 attm2 attm1 attm0 r/w rd rd rd rd r/w r/w r/w r/w default 0 0 0 0 0 0 0 0 attm3-0: analog volume control for mout (table 6) default: mmute bit = ?0?, attm3-0 bits = ?0000? (0db) setting of attm3-0 bits is enabled at mmute bit is ?0?. asahi kasei [ak4367] ms0247-e-02 2005/10 - 35 - system design figure 33 shows the system connection diagram. an evaluation board [akd4367] is available which demonstrates the optimum layout, power supply arrangements and measurement results. cdti cclk csn sdata lrck lin rin min hpl hpr hvdd vss vdd mutet vcom bick mclk pdn i2c mout top vie w 1 2 3 4 5 15 14 13 12 11 20 19 18 17 16 6 7 8 9 10 mode setting audio controller 16 ? 16 ? 3.6v 1000p 0.1u 0.1u 0.1u r r figure 33. typical connection diagram (in case of ac coupling to mclk) (3-wire serial mode) asahi kasei [ak4367] ms0247-e-02 2005/10 - 36 - 1. grounding and power supply decoupling the ak4367 requires careful attention to power supply and grounding arrangements. vdd and hvdd are usually supplied from the analog power supply in the system. when vdd and hvdd are supplied separately, vdd must be powered-up at the same time or earlier than hvdd. when the ak4367 is powered-down, hvdd must be powered-down at the same time or later than vdd. vss must be connected to the analog ground plane. system analog ground and digital ground should be connected together near to where the supplies are brought onto the printed circuit board. decoupling capacitors should be as close to the ak4367 as possible, w ith the small value ceramic capacitors being the nearest. 2. voltage reference the input voltage to vdd sets the analog output range. a 0.1 f ceramic capacitor and a 10 f electrolytic capacitor is connected between vdd and vss, normally. vcom is a signal ground of this chip (0.45 x vdd). an electrolytic 2.2 f in parallel with a 0.1 f ceramic capacitor attached between vcom and vss eliminates the effects of high frequency noise. no load current may be drawn from vcom pin. all si gnals, especially clock, should be kept away from vdd and vcom in order to avoid unwanted coupling into the ak4367. 3. analog outputs the analog outputs are single-ended outputs, and 0.47xvdd vpp(typ)@ ? 4.8dbfs for headphone amp and 0.66xvdd vpp(typ) for mout centered on the vcom voltage. the input data format is 2?s compliment. the output voltage is a positive full scale for 7fffffh(@24bit) and negative full scale for 800000h(@24bit). the ideal output is vcom voltage for 000000h(@24bit). dc offsets on the analog outputs is eliminated by ac coupling since the analog outputs have a dc offset equal to vcom plus a few mv. asahi kasei [ak4367] ms0247-e-02 2005/10 - 37 - package 20pin qfn (unit: mm) 4.20 0.10 4.20 0.10 0.22 0.05 4.00 0.05 4.00 0.05 0.50 0.05 m 0.05 1.00 sab 1.00 c0.7 0.22 0.05 45.0 45.0 3 - 0 . 6 9 0 . 1 1 0 . 3 5 0 . 1 1 0.50 b a 3 - c0.2 0.60 0.10 s + 0.03 - 0.05 0.22 s 0.02typ 0.005min 0.04max 0.90 0.05 note: the black parts of back package should be open. ? package & lead frame material package molding compound: epoxy lead frame material: cu lead frame surface treatment: solder (pb free) plate asahi kasei [ak4367] ms0247-e-02 2005/10 - 38 - marking 4367 x xxx 1 xxxx : date code identifier (4 digits) revision history date (yy/mm/dd) revision reason page contents 04/04/15 00 first edition 04/11/26 01 error correct 16 table 6 default: mute ? 0db 30 mmute default: ?1? ? ?0? 33 attm3-0 default: mute ? 0db 05/10/19 02 description change 23-24 sequence: hp and mout were divided. important notice ? these products and their specifications are subject to change without notice. before considering any use or application, consult the asahi kasei microsystems co., ltd. (akm) sales office or authorized distributor concerning their current status. ? akm assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein. ? any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. ? akm products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and akm assumes no responsibility relating to any such use, except with the express written consent of the representative director of akm. as used here: a. a hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. b. a critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. ? it is the responsibility of the buyer or distributor of an akm product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold akm harmless from any and all claims arising from the use of said product in the absence of such notification. |
Price & Availability of AK436705 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |