Part Number Hot Search : 
124097 54HDDTR 06N03 VW10J39R TM6524 SB772 DM9008C 0027DT
Product Description
Full Text Search
 

To Download CS8363-D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2001 march, 2001 rev. 8 1 publication order number: cs8363/d cs8363 3.3 v dual micropower low dropout regulator with enable and reset the cs8363 is a precision micropower dual voltage regulator with enable and reset . the 3.3 v standby output is accurate within 2% while supplying loads of 100 ma. quiescent current is low, typically 140 m a with a 300 m a load. the active reset output monitors the 3.3 v standby output and is low during powerup and regulator dropout conditions. the reset circuit includes hysteresis and is guaranteed to operate correctly with 1.0 v on the standby output. the second output tracks the 3.3 v standby output through an external adjust lead, and can supply loads of 250 ma with a typical dropout voltage of 400 mv. the logic level lead enable is used to control this tracking regulator output. both outputs are protected against overvoltage, short circuit, reverse battery and overtemperature conditions. the robustness and low quiescent current of the cs8363 makes it not only well suited for automotive microprocessor applications, but for any battery powered microprocessor applications. features ? 2 regulated outputs standby output 3.3 v 2%; 100 ma adjustable tracking output; 250 ma ? low dropout voltage ? reset for v stby ? enable for v trk ? low quiescent current ? protection features independent thermal shutdown short circuit 60 v load dump reverse battery http://onsemi.com a = assembly location wl, l = wafer lot yy, y = year ww, w = work week *contact your local sales representative for so16l package option. d 2 pak 7pin dps suffix case 936h 1 7 marking diagram cs8363 awlyww 1 pin 1. v stby 2. v in 3. v trk 4. gnd 5. adj 6. enable 7. reset device package shipping ordering information* cs8363ydps7 d 2 pak, 7pin 50 units/rail cs8363ydpsr7 d 2 pak, 7pin 750 tape & reel
cs8363 http://onsemi.com 2 figure 1. block diagram. consult your local sales representative for positive enable option + v in overvoltage shutdown current limit bandgap current limit thermal shutdown + reset + gnd + ovsd tsd ovsd bg bg reset v stby 3.3 v, 100 ma, 2.0% v trk 250 ma v in adj tsd tsd ovsd v stby enable bg reset absolute maximum ratings* rating value unit supply voltage, v in 16 to 26 v positive transient input voltage, tr > 1.0 ms 60 v negative transient invput voltage, t < 100 ms, 1.0 % duty cycle 50 v input voltage range (enable , reset ) 0.3 to 10 v junction temperature 40 to +150 c storage temperature range 55 to +150 c esd susceptibility (human body model) 2.0 kv lead temperature soldering wave solder (through hole styles only) note 1. reflow (smd styles only) note 2. 260 peak 230 peak c c 1. 10 seconds max. 2. 60 seconds max above 183 c *the maximum package power dissipation must be observed.
cs8363 http://onsemi.com 3 electrical characteristics (6.0 v v in 26 v, i out1 = i out2 = 100 m a, 40 c t a +125 c; unless otherwise stated.) characteristic test conditions min typ max unit tracking output (v trk ) v trk tracking error (v stby v trk ) 6.0 v v in 26 v, 100 m a i trk 250 ma. note 3. 25 +25 mv adjust pin current, i adj loop in regulation 1.5 5.0 m a line regulation 6.0 v v in 26 v. note 3. 5.0 50 mv load regulation 100 m a i trk 250 ma. note 3. 5.0 50 mv dropout voltage (v in v trk ) i trk = 100 m a. i trk = 250 ma 100 400 150 700 mv mv current limit v in = 12 v, v trk = 3.0 v 275 500 ma quiescent current v in = 12 v, i trk = 250 ma, no load on v stby v in = 12 v, i trk = 500 m a, i stby = 100 m a 25 145 50 220 ma m a reverse current v trk = 3.3 v, v in = 0 v 200 1500 m a ripple rejection f = 120 hz, i trk = 250 ma, 7.0 v v in 17 v 60 70 db standby output (v stby ) output voltage, v stby 4.5 v v in 26 v, 100 m a i stby 100 ma. 3.234 3.3 3.366 v line regulation 6.0 v v in 26 v. 5.0 50 mv load regulation 100 m a i stby 100 ma. 5.0 50 mv dropout voltage (v in v stby ) i stby = 100 m a, v in = 4.2 v i stby = 100 ma, v in = 4.2 v 1.0 1.0 v v current limit v in = 12 v, v stby = 3.0 v 125 200 ma short circuit current v in = 12 v, v stby = 0 v 10 100 ma quiescent current v in = 12 v, i stby = 100 ma, i trk = 0 ma v in = 12 v, i stby = 300 m a, i trk = 0 ma 10 140 20 200 ma m a reverse current v stby = 3.3 v, v in = 0 v 100 200 m a ripple rejection f = 120 hz, i stby = 100 ma, 7.0 v v in 17 v 60 70 db reset enable functions enable input threshold 0.8 1.2 2.0 v enable input bias current v enable = 0 v to 10 v 10 0 10 m a reset hysteresis 10 50 100 mv reset threshold low (v rl ) v stby decreasing, v in > 4.5 v 92.5 95 97.5 %v stby reset leakage 25 m a output voltage, low (v rlo ) 1.0 v v stby v rl , r rst = 10 k w 0.1 0.4 v output voltage, low (v rpeak ) v stby , power up, power down 0.6 1.0 v v in (v rst low) v stby = 3.3 v 4.0 4.5 v protection circuitry (both outputs) independent thermal shutdown v stby v trk 150 150 180 165 c c overvoltage shutdown 30 34 38 v 3. v trk connected to adj lead. v trk can be set to higher values by using an external resistor divider.
cs8363 http://onsemi.com 4 package pin description package pin # d 2 pak pin symbol function 1 v stby standby output voltage delivering 100 ma. 2 v in input voltage. 3 v trk tracking output voltage controlled by enable delivering 250 ma. 4 gnd reference ground connection. 5 adj resistor divider from v trk to adj. sets the output voltage on v trk . if tied to v trk , v trk will track v stby . 6 enable provides on/off control of the tracking output, active low. 7 reset cmos compatible output lead that goes low whenever v stby falls out of regulation. circuit description enable function the enable function switches the output transistor for v trk on and off. when the enable lead voltage exceeds 1.4 v (typ), v trk turns off. this input has several hundred millivolts of hysteresis to prevent spurious output activity during powerup or powerdown. reset function the reset is an open collector npn transistor, controlled by a low voltage detection circuit sensing the v stby (3.3 v) output voltage. this circuit guarantees the reset output stays below 1.0 v (0.1 v typ) when v stby is as low as 1.0 v to ensure reliable operation of microprocessorbased systems. v trk output voltage this output uses the same type of output device as v stby , but is rated for 250 ma. the output is configured as a tracking regulator of the standby output. by using the standby output as a voltage reference, giving the user an external programming lead (adj lead), output voltages from 3.3 v to 20 v are easily realized. the programming is done with a simple resistor divider, and following the formula: v trk  v stby  (1  r1  r2)  i adj  r1 if another 3.3 v output is needed, simply connect the adj lead to the v trk output lead. c1* 0.1 m f gnd cs8363 mcu b+ v in v trk adj enable reset v stby r3 v dd c2** 10 m f esr < 8.0 w 3.3 v, 100 ma reset i/o r2 r1 c3** 10 m f esr < 8.0 w sw 5.0 v, 250 ma gnd v trk ~ v stby (1 + r1/r2) for v trk ~ 5.0 v, r1/r2 ~ 0.5 *c1 is required if regulator is located far from power supply filter. **c2 and c3 are required for stability. figure 2. test and application circuit, 3.3 v, 5.0 v regulator
cs8363 http://onsemi.com 5 c1* 0.1 m f gnd cs8363 mcu b+ v in v trk adj enable reset v stby r3 v dd c2** 10 m f esr < 8.0 w 3.3 v, 100 ma reset i/o c3** 10 m f esr < 8.0 w sw 3.3 v, 250 ma gnd *c1 is required if regulator is located far from power supply filter. **c2 and c3 are required for stability. figure 3. test and application circuit, dual 3.3 v regulator application notes external capacitors output capacitors for the cs8363 are required for stability. without them, the regulator outputs will oscillate. actual size and type may vary depending upon the application load and temperature range. capacitor effective series resistance (esr) is also a factor in the ic stability. worstcase is determined at the minimum ambient temperature and maximum load expected. output capacitors can be increased in size to any desired value above the minimum. one possible purpose of this would be to maintain the output voltages during brief conditions of negative input transients that might be characteristic of a particular system. capacitors must also be rated at all ambient temperatures expected in the system. to maintain regulator stability down to 40 c, capacitors rated at that temperature must be used. more information on capacitor selection for smart regulator ? s is available in the smart regulator application note, acompensation for linear regulators,o document number sr003an/d, available through the literature distribution center or via our website at http://www.onsemi.com. calculating power dissipation in a dual output linear regulator the maximum power dissipation for a dual output regulator (figure 4) is p d(max)   v in(max)  v out1(min)  i out1(max)   v in(max)  v out2(min)  i out2(max)  v in(max) iq (1) where: v in(max) is the maximum input voltage, v out1(min) is the minimum output voltage from v out1 , v out2(min) is the minimum output voltage from v out2 , i out1(max) is the maximum output current, for the application, i out2(max) is the maximum output current, for the application, and i q is the quiescent current the regulator consumes at both i out1(max) and i out2(max) . once the value of p d(max) is known, the maximum permissible value of r q ja can be calculated: r  ja  150 c  t a p d (2) the value of r q ja can be compared with those in the package section of the data sheet. those packages with r q ja 's less than the calculated value in equation 2 will keep the die temperature below 150 c. in some cases, none of the packages will be sufficient to dissipate the heat generated by the ic, and an external heatsink will be required. figure 4. dual output regulator with key performance parameters labeled. smart regulator control features v out1 i out1 v out2 i out2 v in i in i q heat sinks a heat sink effectively increases the surface area of the package to improve the flow of heat away from the ic and into the surrounding air.
cs8363 http://onsemi.com 6 each material in the heat flow path between the ic and the outside environment will have a thermal resistance. like series electrical resistances, these resistances are summed to determine the value of r q ja : r  ja  r  jc  r  cs  r  sa (3) where: r q jc = the junctiontocase thermal resistance, r q cs = the casetoheatsink thermal resistance, and r q sa = the heatsinktoambient thermal resistance. r q jc appears in the package section of the data sheet. like r q ja , it too is a function of package type. r q cs and r q sa are functions of the package type, heatsink and the interface between them. these values appear in heat sink data sheets of heat sink manufacturers.
cs8363 http://onsemi.com 7 package dimensions d 2 pak 7pin dps suffix case 936h01 issue o t dim min max min max millimeters inches a 0.326 0.336 8.28 8.53 b 0.396 0.406 10.05 10.31 c 0.170 0.180 4.31 4.57 d 0.026 0.036 0.66 0.91 e 0.045 0.055 1.14 1.40 f 0.058 0.078 1.41 1.98 g 0.050 bsc 1.27 bsc h 0.100 0.110 2.54 2.79 j 0.018 0.025 0.46 0.64 k 0.204 0.214 5.18 5.44 m 0.055 0.066 1.40 1.68 n 0.000 0.004 0.00 0.10 notes: 1. dimensions and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: inch. 3. tab contour optional within dimensions b and m. 4. dimensions a and b do not include mold flash or gate protrusions. mold flash and gate protrusions not to exceed 0.025 (0.635) max. b n a k m e c seating plane f h j d 7 pl g t m 0.13 (0.005) m b 12345 u 0.256 ref 6.50 ref v 0.305 ref 7.75 ref 67 8 u v package thermal data parameter d 2 pak, 7pin unit r q jc typical 3.5 c/w r q ja typical 1050* c/w *depending on thermal properties of substrate. r q ja = r q jc + r q ca .
cs8363 http://onsemi.com 8 on semiconductor and are trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. atypicalo parameters which may be provided in scill c data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including atypicalso must be validated for each customer application by customer's technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body , or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthori zed use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. publication ordering information central/south america: spanish phone : 3033087143 (monfri 8:00am to 5:00pm mst) email : onlitspanish@hibbertco.com tollfree from mexico: dial 018002882872 for access then dial 8662979322 asia/pacific : ldc for on semiconductor asia support phone : 13036752121 (tuefri 9:00am to 1:00pm, hong kong time) toll free from hong kong & singapore: 00180044223781 email : onlitasia@hibbertco.com japan : on semiconductor, japan customer focus center 4321 nishigotanda, shinagawaku, tokyo, japan 1410031 phone : 81357402700 email : r14525@onsemi.com on semiconductor website : http://onsemi.com for additional information, please contact your local sales representative. cs8363/d smart regulator is a registered trademark of semiconductor components industries, llc (scillic). north america literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 3036752175 or 8003443860 toll free usa/canada fax : 3036752176 or 8003443867 toll free usa/canada email : onlit@hibbertco.com fax response line: 3036752167 or 8003443810 toll free usa/canada n. american technical support : 8002829855 toll free usa/canada europe: ldc for on semiconductor european support german phone : (+1) 3033087140 (monfri 2:30pm to 7:00pm cet) email : onlitgerman@hibbertco.com french phone : (+1) 3033087141 (monfri 2:00pm to 7:00pm cet) email : onlitfrench@hibbertco.com english phone : (+1) 3033087142 (monfri 12:00pm to 5:00pm gmt) email : onlit@hibbertco.com european tollfree access*: 0080044223781 *available from germany, france, italy, uk, ireland


▲Up To Search▲   

 
Price & Availability of CS8363-D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X