![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
september 2006 hyb18tc1g800af hyb18tc1g160af 1-gbit ddr2 sdram ddr2 sdram rohs compliant internet data sheet rev. 1.11
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hyb18tc1g[80/16]0af 1-gbit ddr2 sdram qag_techdoc_rev400 / 3.2 qag / 2006-07-21 2 03292006-pjae-uqlg hyb18tc1g800af, hyb18tc1g160af revision history: 2006-09, rev. 1.11 page subjects (major chan ges since last revision) all qimonda update all adapted internet edition 102 modified ac timing parameters previous revision: 2006-07, rev. 1.1 added more speedsorts: hyb18tc1g800af-5, hyb18tc1g800af-3.7, hyb18tc1g800af-3s, hyb18tc1g160af-5, hyb18tc1g160af-3.7, hyb18tc1g160af-3s previous revision: 2005-07, rev. 1.0 internet data sheet rev. 1.11, 2006-09 3 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram 1overview this chapter gives an overview of the 1-gbit double-dat a-rate-two sdram product family and describes its main characteristics. 1.1 features the 1-gbit double-data-rate sdram offers the following key features: ? 1.8 v 0.1 v power supply 1.8 v 0.1 v (sstl_18) compatible i/o ? dram organizations with 8, 16 data in/outputs ? double data rate architectu re: two data transfers per clock cycle four internal ban ks for concurrent operation ? cas latency: 3, 4, 5 ? burst length: 4 and 8 ? differential clock inputs (ck and ck ) ? bi-directional, differentia l data strobes (dqs and dqs ) are transmitted / received with da ta. edge aligned with read data and center-aligned with write data. ? dll aligns dq and dqs transitions with clock ?dqs can be disabled for single-ended data strobe operation ? commands entered on each positive clock edge, data and data mask are referenced to both edges of dqs ? data masks (dm) for write data ? posted cas by programmable additive latency for better command and data bus efficiency ? off-chip-driver impedance adjustment (ocd) and on- die-termination (odt) for better signal quality. ? auto-precharge operation for read and write bursts ? auto-refresh, self-refresh and power saving power- down modes ? average refresh period 7.8 s at a t case lower than 85 c, 3.9 s between 85 c and 95 c ? programmable self refres h rate via emrs2 setting ? dcc enabling via emrs2 setting ? full and reduced strengt h data-output drivers ? 1k page size for 8, 2k page size for 16 ? packages: pg-tfbga-68 for 8 components pg-tfbga- 92 for 16 components ? rohs compliant products 1) ? all speed grades faster than ddr400 comply with ddr2?400 timing specifications when run at a clock rate of 200 mhz. a list of the performance tables for the various speeds can be found below ? table 1 ?performance table for ?3s? on page 4 ? table 2 ?performance table for ?3.7? on page 4 ? table 3 ?performance table for ?5? on page 4 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. internet data sheet rev. 1.11, 2006-09 4 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram table 1 performance table for ?3s table 2 performance table for ?3.7 table 3 performance table for ?5 product type speed code ?3s unit speed grade ddr2?667d 5?5?5 ? max. clock frequency @cl5 f ck5 333 mhz @cl4 f ck4 266 mhz @cl3 f ck3 200 mhz min. ras-cas-delay t rcd 15 ns min. row precharge time t rp 15 ns min. row active time t ras 45 ns min. row cycle time t rc 60 ns product type speed code ?3.7 unit speed grade ddr2?533c 4?4?4 ? max. clock frequency @cl5 f ck5 266 mhz @cl4 f ck4 266 mhz @cl3 f ck3 200 mhz min. ras-cas-delay t rcd 15 ns min. row precharge time t rp 15 ns min. row active time t ras 45 ns min. row cycle time t rc 60 ns product type speed code ?5 unit speed grade ddr2?400b 3?3?3 ? max. clock frequency @cl5 f ck5 200 mhz @cl4 f ck4 200 mhz @cl3 f ck3 200 mhz min. ras-cas-delay t rcd 15 ns min. row precharge time t rp 15 ns min. row active time t ras 40 ns min. row cycle time t rc 55 ns internet data sheet rev. 1.11, 2006-09 5 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram 1.2 description the 1-gb ddr2 dram is a high-speed double-data-rate- two cmos synchronous dram device containing 1,073,741,824 bits and internally configured as anoctal quad- bank dram. the 1-gb device is organized as either 16 mbit 8 i/o 8 banks or 8 mbit 16 i/o 8 banks chip. these synchronous devices achieve high speed transfer rates starting at 400 mb/sec/pin for general applications. see table 1 to table 3 for performance figures. the device is designed to comply with all ddr2 dram key features: 1. posted cas with additive latency 2. write latency = read latency - 1 3. normal and weak strength data-output driver 4. off-chip driver (ocd) impedance adjustment 5. on-die termination (odt) function all of the control and address inputs are synchronized with a pair of externally supplied diff erential clocks. inputs are latched at the cross point of differential clocks (ck rising and ck falling). all i/os are synchronized with a single ended dqs or differential dqs-dqs pair in a source synchronous fashion. a 17 bit address bus for 4 and 8 organised components and a 16 bit address bus for 16 components is used to convey row, column and bank address information in aras - cas multiplexing style. the ddr2 device operates with a 1.8 v 0.1 v power supply. an auto-refresh and self-refresh mode is provided along with various power-saving power-down modes. the functionality described and the timing specifications included in this data sheet are for the dll enabled mode of operation. the ddr2 sdram is available in pg-tfbga package. table 4 ordering information for rohs compliant products note: for product nomenclature see chapter 9 of this data sheet product type org. speed cas-rcd-rp latencies 1)2)3) 1) cas: column address strobe 2) rcd: row column delay 3) rp: row precharge clock (mhz) package hyb18tc1g160bf?3s 16 ddr2?667d 5?5?5 333 pg?tfbga?92?1 hyb18tc1g800bf?3s 8 ddr2?667d 5?5?5 333 pg?tfbga?68?3 hyb18tc1g160bf?3.7 16 ddr2?533c 4?4?4 266 pg?tfbga?92?1 hyb18tc1g800bf?3.7 8 ddr2?533c 4?4?4 266 pg?tfbga?68?3 hyb18tc1g160bf?5 16 ddr2?400b 3?3?3 200 pg?tfbga?92?1 hyb18tc1g800bf?5 8 ddr2?400b 3?3?3 200 pg?tfbga?68?3 internet data sheet rev. 1.11, 2006-09 6 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram 2 pin configuration this chapter contains the pin configuration. 2.1 pin configuration for tfbga?68 the pin configuration of a ddr2 sdram is listed by function in table 5 . the abbreviations used in the pin# and buffer type columns are explained in table 6 and table 7 respectively. the pin numbering for the fbga package is depicted in figure 1 for 8 components . table 5 pin configuration of ddr2 sdram ball#/pin# name pin type buffer type function clock signals 8 organizations j8 ck i sstl clock signal ck, complementary clock signal ck k8 ck i sstl k2 cke i sstl clock enable control signals 8 organizations k7 ras i sstl row address strobe (ras), column address strobe (cas), write enable (we) l7 cas i sstl k3 we i sstl l8 cs i sstl chip select address signals 8 organizations l2 ba0 i sstl bank address bus 2:0 l3 ba1 i sstl l1 ba2 i sstl m8 a0 i sstl address signal 12:0, address signal 10/autoprecharge m3 a1 i sstl m7 a2 i sstl n2 a3 i sstl n8 a4 i sstl n3 a5 i sstl n7 a6 i sstl p2 a7 i sstl p8 a8 i sstl p3 a9 i sstl m2 a10 i sstl ap i sstl p7 a11 i sstl r2 a12 i sstl internet data sheet rev. 1.11, 2006-09 7 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram r8 a13 i sstl address signal 13 note: 512 mbit 8 and 1 gbit 8 components nc ? ? note: 256 mbit data signals 8 organizations g8 dq0 i/o sstl data signal 3:0 note: dq[7:0] for 8 components g2 dq1 i/o sstl h7 dq2 i/o sstl h3 dq3 i/o sstl h1 dq4 i/o sstl data signal 7:4 h9 dq5 i/o sstl f1 dq6 i/o sstl f9 dq7 i/o sstl data strobe 8 organizations f7 dqs i/o sstl data strobe e8 dqs i/o sstl data strobe 8 organizations f3 rdqs o sstl read data strobe e2 rdqs o sstl data mask 8 organizations f3 dm i sstl data mask power supplies 8 organizations e9,g1,g3,g7, g9 v ddq pwr ? i/o driver power supply e1,j9,m9,r1 v dd pwr ? power supply e7,f2,f8,h2,h 8 v ssq pwr ? i/o driver power supply e3,j3;n1,p9 v ss pwr ? power supply j2 v ref al ? i/o reference voltage j1 v ddl pwr ? power supply j7 v ssdl pwr ? power supply not connected 8 organization a1,a2,a8,a9,r 7,w1,w2,w8, w9,r3 nc nc ? not connected other pins 8 organizations k9 odt i sstl on-die termination control ball#/pin# name pin type buffer type function internet data sheet rev. 1.11, 2006-09 8 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram table 6 abbreviations for pin type table 7 abbreviations for buffer type abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectio nal input/output signal. ai input. analog levels. pwr power gnd ground nc not connected abbreviation description sstl serial stub terminated logic (sstl_18) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 oper ational states, active low and tristate, and allows multiple devices to share as a wire-or. internet data sheet rev. 1.11, 2006-09 9 03292006-pjae-uqlg hyb18tc1g[80/16]0af 1-gbit ddr2 sdram figure 1 pin configuration for 8 components, p-tfbga-68 (top view) notes 1. rdqs / rdqs are enabled by emrs(1) command. 2. if rdqs / rdqs is enabled, the dm function is disabled 3. when enabled, rdqs & rdqs are used as strobe signals during reads. 4. v ddl and v ssdl are power and ground for the dll. they are connected on the device from v dd , v ddq, v ss and v ssq . 0 3 3 7 & |