![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
october 2006 hys64t32[0/9]00eu-[25f/2.5/3/3s/3.7]-b2 hys[64/72]t64[0/9]00eu-[25f/2.5/3/3s/3.7]-b2 hys[64/72]t128[0/9]20eu- [25f/2.5/3/3s/3.7]-b2 240-pin unbuffered ddr2 sdram modules ddr2 sdram udimm sdram rohs compliant internet data sheet rev. 1.0
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module qag_techdoc_rev400 / 3.2 qag / 2006-08-07 2 10202006-l0sm-feyt hys64t32[0/9]00eu-[25f/2.5/3/3s/3.7]-b2 , hys[64/72]t64[0/9]00eu-[25f/2.5/3/3s/3.7]-b2 , hys[64/72]t128[0/9]20eu- [25f/2.5/3/3s/3.7]-b2 revision history: 2006-10, rev. 1.0 page subjects (major change s since last revision) all qimonda update all adapted internet edition 4,5 ordering information table. added 6layerwhitebox products 16 ? 20 block diagrams: clock signal load tables and notes updated 34, 35 odt table update 38 ? 42 added idd values 45 ? 92 spd codes updated previous revision: 2006-07, rev. 0.5 internet data sheet rev. 1.0, 2006-10 3 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module 1overview this chapter gives an overview of the 240-pin unbuffered ddr2 sdram modules product family and describes its main characteristics. 1.1 features feature list and performance tables ? 240-pin pc2?6400, pc2?5300 and pc2?4200 ddr2 sdram memory modules. ? module organization 32m 64, 64m 64, 64m 72, 128m 64 and 128m 72. chip organization 32m 16 and 64m 8. ? standard double-data-rate-two synchronous drams (ddr2 sdram) with a single + 1.8 v ( 0.1 v) power supply ? 256mb, 512mb and 1gb modules built with 512-mbit ddr2 sdrams in p-tfbga-60 and pg-tfbga-84 chipsize packages ? all speed grades faster than ddr2 ? 400 comply with ddr400 timing specifications. ? programmable cas latencies (3, 4, 5 and 6), burst length (8 & 4) and burst type ? auto refresh (cbr) and self refresh ? programmable self refres h rate via emrs2 setting ? programmable partial array refresh via emrs2 settings ? dcc enabling via emrs2 setting ? all inputs and outputs sstl_1.8 compatible ? off-chip driver impedance adjustment (ocd) and on-die termination (odt) ? serial presence detect with e 2 prom ? udimm dimensions (nominal): 30 mm high and 133.35 mm wide ? based on standard reference layouts raw card ?c? ?d?, ?e?, ?f? and ?g? ? rohs compliant products 1) table 1 performance table 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. product type speed code ?25f ?2.5 ?3 ?3s ?3.7 unit speed grade pc2?6400 5?5?5 pc2?6400 6?6?6 pc2?5300 4?4?4 pc2?5300 5?5?5 pc2?4200 4?4?4 ? max. clock frequency @cl6 f ck6 400 400 ? ? ? mhz @cl5 f ck5 400 333 333 333 266 mhz @cl4 f ck4 266 266 333 266 266 mhz @cl3 f ck3 200 200 200 200 200 mhz min. ras-cas-delay t rcd 12.515121515ns min. row precharge time t rp 12.515121515ns min. row active time t ras 45 45 45 45 45 ns min. row cycle time t rc 57.560576060ns internet data sheet rev. 1.0, 2006-10 4 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module 1.2 description the qimonda hys[64/72] t[32/64/128][0/9]xxeu- [25f/2.5/3/3s/3.7]-b2 module family are unbuffered dimm modules ?udimms? with 30, 0 mm height based on ddr2 technology. dimms are available as non-ecc modules in 32m 64 (256 mb), 64m 64 (512 mb) and 128m 64 (1 gb) and ecc modules in 64m 72 (512 mb), 128m 72 (1 gb) organization and density, intended for mounting into 240-pin connector sockets. the memory array is designed with 512-mbit double-data- rate-two (ddr2) synchronous drams. decoupling capacitors are mounted on the pcb board. the dimms feature serial presence detect based on a serial e 2 prom device using the 2-pin i 2 c protocol. the first 128 bytes are programmed with configuration da ta and are write protected; the second 128 bytes are available to the customer. table 2 ordering information for rohs compliant products product type 1) compliance code 2) description sdram technology pc2?6400 hys64t32000eu?25f?b2 hys64t32900eu?25f?b2 256mb 1r 16 pc2?6400u?555?12?c1 1 rank, non-ecc 512 mbit ( 16) hys64t64000eu?25f?b2 hys64t64900eu?25f?b2 512 mb 1r 8 pc2?6400u?555?12?d0 1 rank, non-ecc 512 mbit ( 8) hys72t64000eu?25f?b2 hys72t64900eu?25f?b2 512mb 1r 8 pc2?6400e?555?12?f0 1 rank, ecc 512 mbit ( 8) hys64t128020eu?25f?b2 hys64t128920eu?25f?b2 1gb 2r 8 pc2?6400u?555?12?e0 2 ranks, non-ecc 512 mbit ( 8) hys72t128020eu?25f?b2 hys72t128920eu?25f?b2 1gb 2r 8 pc2?6400e?555?12?g0 2 ranks, ecc 512 mbit ( 8) pc2?6400 hys64t32000eu?2.5?b2 hys64t32900eu?2.5?b2 256mb 1r 16 pc2?6400u?666?12?c1 1 rank, non-ecc 512 mbit ( 16) hys64t64000eu?2.5?b2 hys64t64900eu?2.5?b2 512 mb 1r 8 pc2?6400u?666?12?d0 1 rank, non-ecc 512 mbit ( 8) hys72t64000eu-2.5?b2 hys72t64900eu-2.5?b2 512mb 1r 8 pc2?6400e?666?12?f0 1 rank, ecc 512 mbit ( 8) hys64t128020eu?2.5?b2 hys64t128920eu?2.5?b2 1gb 2r 8 pc2?6400u?666?12?e0 2 ranks, non-ecc 512 mbit ( 8) hys72t128020eu?2.5?b2 hys72t128920eu?2.5?b2 1gb 2r 8 pc2?6400e?666?12?g0 2 ranks, ecc 512 mbit ( 8) pc2?5300 hys64t32000eu?3?b2 hys64t32900eu?3?b2 256mb 1r 16 pc2-5300u?444?12?c1 1 rank, non-ecc 512 mbit ( 16) hys64t64000eu?3?b2 hys64t64900eu?3?b2 512mb 1r 8 pc2?5300u?444?12?d0 1 rank, non-ecc 512 mbit ( 8) hys72t64000eu?3?b2 hys72t64900eu?3?b2 512mb 1r 8 pc2?5300e?444?12?f0 1 rank, ecc 512 mbit ( 8) internet data sheet rev. 1.0, 2006-10 5 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module hys64t128020eu?3?b2 hys64t128920eu?3?b2 1gb 2r 8 pc2?5300u?444?12?e0 2 ranks, non-ecc 512 mbit ( 8) hys72t128020eu?3?b2 hys72t128920eu?3?b2 1gb 2r 8 pc2-5300e?444?12?g0 2 ranks, ecc 512 mbit ( 8) pc2?5300 hys64t32000eu?3s?b2 hys64t32900eu?3s?b2 256mb 1r 16 pc2?5300u?555?12?c1 1 rank, non-ecc 512 mbit ( 16) hys64t64000eu?3s?b2 hys64t64900eu?3s?b2 512mb 1r 8 pc2?5300u?555?12?d0 1 rank, non-ecc 512 mbit ( 8) hys72t64000eu?3s?b2 hys72t64900eu?3s?b2 512mb 1r 8 pc2?5300e?555?12?f0 1 rank, ecc 512 mbit ( 8) hys64t128020eu?3s?b2 hys64t128920eu?3s?b2 1gb 2r 8 pc2?5300u?555?12?e0 2 ranks, non-ecc 512 mbit ( 8) hys72t128020eu?3s?b2 hys72t128920eu?3s?b2 1gb 2r 8 pc2?5300e?555?12?g0 2 ranks, ecc 512 mbit ( 8) pc2?4200 hys64t32000eu?3.7?b2 hys64t32900eu?3.7?b2 256mb 1r 16 pc2?4200u?444?12?c1 1 rank, non-ecc 512 mbit ( 16) hys64t64000eu?3.7?b2 hys64t64900eu?3.7?b2 512mb 1r 8 pc2?4200u?444?12?d0 1 rank, non-ecc 512 mbit ( 8) hys72t64000eu?3.7?b2 hys72t64900eu?3.7?b2 512mb 1r 8 pc2?4200e?444?12?f0 1 rank, ecc 512 mbit ( 8) hys64t128020eu?3.7?b2 hys64t128920eu?3.7?b2 1gb 2r 8 pc2?4200u?444?12?e0 2 ranks, non-ecc 512 mbit ( 8) hys72t128020eu?3.7?b2 hys72t128920eu?3.7?b2 1gb 2r 8 pc2?4200e?444?12?g0 2 ranks, ecc 512 mbit ( 8) 1) all product type end with a place code, designating the silicon die re vision. example: hys64t64000e u?3?b2, indicating rev. ?b 2? dies are used for ddr2 sdram components. for all qimonda ddr2 module and component nomenclature see chapter 6 of this data sheet. 2) the compliance code is printed on the module label and describes the speed grade, for example ?pc2?4200u?444?12?d0?, where 4200u means unbuffered dimm modules with 4.26 gb/sec. module b andwidth and ?444-12-d0? means column address strobe (cas) latency = 4, row column delay (rcd) latency = 4 and row precharge (rp) latency = 4 using the latest jedec spd revision 1.2 and produced on the raw card ?d?. product type 1) compliance code 2) description sdram technology internet data sheet rev. 1.0, 2006-10 6 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module table 3 address format table 4 components on modules dimm density module organization memory ranks ecc/ non-ecc # of sdrams # of row/bank/column bits raw card 256 mbyte 32m 64 1 non-ecc 4 13/2/10 c 512 mbyte 64m 64 1 non-ecc 8 14/2/10 d 512 mbyte 72m 64 1 ecc 9 14/2/10 f 1 gbyte 128m 64 2 non-ecc 16 14/2/10 e 1 gbyte 128m 72 2 ecc 18 14/2/10 g product type 1)2) 1) green product 2) for a detailed description of all functionalities of the dram components on these modules see the component data sheet. dram components 1) dram density dram organization hys64t32[0/9]00eu hyb18t512160b2f 512 mbit 32m 16 hys64t64[0/9]00eu hyb18t512800b2f 512 mbit 64m 8 hys72t64[0/9]00eu hyb18t512800b2f 512 mbit 64m 8 hys64t128[0/9]20eu hyb18t512800b2f 512 mbit 64m 8 hys72t128[0/9]20eu hyb18t512800b2f 512 mbit 64m 8 internet data sheet rev. 1.0, 2006-10 7 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module 2 pin configuration the pin configuration of the unbuffered ddr2 sdram dimm is listed by function in table 5 (240 pins). the abbreviations used in columns pin and buffer type are explained in table 6 and table 7 respectively. the pin numbering is depicted in figure 1 for non-ecc modules ( 64) and figure 2 for ecc modules ( 72). table 5 pin configuration of udimm ball no. name pin type buffer type function clock signals 185 ck0 i sstl clock signals 2:0, comple ment clock signals 2:0 137 ck1 i sstl 220 ck2 i sstl 186 ck0 i sstl 138 ck1 i sstl 221 ck2 i sstl 52 cke0 i sstl clock enable rank 1:0 note: 2 ranks module 171 cke1 i sstl nc nc ? not connected note: 1 rank module control signals 193 s0# i sstl chip select rank 1:0 note: 2 ranks module 76 s1# i sstl nc nc ? not connected note: 1 rank module 192 ras i sstl row address strobe 74 cas i sstl column address strobe 73 we i sstl write enable address signals 71 ba0 i sstl bank address bus 1:0 190 ba1 i sstl 54 ba2 i sstl bank address bus 2 greater than 512mb ddr2 sdrams nc nc ? not connected less than 1gb ddr2 sdrams internet data sheet rev. 1.0, 2006-10 8 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module 188 a0 i sstl address bus 12:0 183 a1 i sstl 63 a2 i sstl 182 a3 i sstl 61 a4 i sstl 60 a5 i sstl 180 a6 i sstl 58 a7 i sstl 179 a8 i sstl 177 a9 i sstl 70 a10 i sstl ap i sstl 57 a11 i sstl 176 a12 i sstl 196 a13 i sstl address signal 13 note: 1 gbit based module and 512m 4/8 nc nc ? not connected note: module based on 1 gbit 16 module based on 512 mbit 16 or smaller 174 a14 i sstl address signal 14 note: modules based on 2 gbit nc nc ? not connected note: modules based on 1 gbit or smaller data signals 3 dq0 i/o sstl data bus 63:0 data input/output pins 4 dq1 i/o sstl 9 dq2 i/o sstl 10 dq3 i/o sstl 122 dq4 i/o sstl 123 dq5 i/o sstl 128 dq6 i/o sstl 129 dq7 i/o sstl ball no. name pin type buffer type function internet data sheet rev. 1.0, 2006-10 9 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module 12 dq8 i/o sstl data bus 63:0 data input/output pins 13 dq9 i/o sstl 21 dq10 i/o sstl 22 dq11 i/o sstl 131 dq12 i/o sstl 132 dq13 i/o sstl 140 dq14 i/o sstl 141 dq15 i/o sstl 24 dq16 i/o sstl 25 dq17 i/o sstl 30 dq18 i/o sstl 31 dq19 i/o sstl 143 dq20 i/o sstl 144 dq21 i/o sstl 149 dq22 i/o sstl 150 dq23 i/o sstl 33 dq24 i/o sstl 34 dq25 i/o sstl 39 dq26 i/o sstl 40 dq27 i/o sstl 152 dq28 i/o sstl 153 dq29 i/o sstl 158 dq30 i/o sstl 159 dq31 i/o sstl 80 dq32 i/o sstl 81 dq33 i/o sstl 86 dq34 i/o sstl 87 dq35 i/o sstl 199 dq36 i/o sstl 200 dq37 i/o sstl 205 dq38 i/o sstl 206 dq39 i/o sstl 89 dq40 i/o sstl 90 dq41 i/o sstl 95 dq42 i/o sstl 96 dq43 i/o sstl 208 dq44 i/o sstl 209 dq45 i/o sstl 214 dq46 i/o sstl 215 dq47 i/o sstl ball no. name pin type buffer type function internet data sheet rev. 1.0, 2006-10 10 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module 98 dq48 i/o sstl data bus 63:0 data input/output pins 99 dq49 i/o sstl 107 dq50 i/o sstl 108 dq51 i/o sstl 217 dq52 i/o sstl 218 dq53 i/o sstl 226 dq54 i/o sstl 227 dq55 i/o sstl 110 dq56 i/o sstl 111 dq57 i/o sstl 116 dq58 i/o sstl 117 dq59 i/o sstl 229 dq60 i/o sstl 230 dq61 i/o sstl 235 dq62 i/o sstl 236 dq63 i/o sstl check bit signals 42 cb0 i/o sstl check bit 0 nc nc ? not connected 43 cb1 i/o sstl check bit 1 nc nc ? not connected 48 cb2 i/o sstl check bit 2 nc nc ? not connected 49 cb3 i/o sstl check bit 3 nc nc ? not connected 161 cb4 i/o sstl check bit 4 nc nc ? not connected 162 cb5 i/o sstl check bit 5 nc nc ? not connected 167 cb6 i/o sstl check bit 6 nc nc ? not connected 168 cb7 i/o sstl check bit 7 nc nc ? not connected ball no. name pin type buffer type function internet data sheet rev. 1.0, 2006-10 11 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module data strobe bus 7 dqs0 i/o sstl data strobe bus 8:0 16 dqs1 i/o sstl 28 dqs2 i/o sstl 37 dqs3 i/o sstl 84 dqs4 i/o sstl 93 dqs5 i/o sstl 105 dqs6 i/o sstl 114 dqs7 i/o sstl 46 dqs8 i/o sstl 6 dqs0 i/o sstl complement data strobe bus 8:0 15 dqs1 i/o sstl 27 dqs2 i/o sstl 36 dqs3 i/o sstl 83 dqs4 i/o sstl 92 dqs5 i/o sstl 104 dqs6 i/o sstl 113 dqs7 i/o sstl 45 dqs8 i/o sstl data mask signals 125 dm0 i sstl data mask bus 8:0 134 dm1 i sstl 146 dm2 i sstl 155 dm3 i sstl 202 dm4 i sstl 211 dm5 i sstl 223 dm6 i sstl 232 dm7 i sstl 164 dm8 i sstl eeprom 120 scl i cmos serial bus clock 119 sda i/o od serial bus data 239 sa0 i cmos serial address select bus 2:0 240 sa1 i cmos 101 sa2 i cmos ball no. name pin type buffer type function internet data sheet rev. 1.0, 2006-10 12 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module power supplies 1 v ref ai ? i/o reference voltage 238 v ddspd pwr ? eeprom power supply 51,56,62,72,75,, 78,170,175,181,, 191,194 v ddq pwr ? i/o driver power supply 53,59,64,67,69,, 172,178,184,187, 189,197 v dd pwr ? power supply 2,5,8,11,14,17,, 20,23,26,29,32, 35,38,41,44,47,, 50,65,66,79,82, 85,88,91,94,97,, 100,103,106, 109,112,115,118, 121,124,127,, 130,133,136,139, 142,145,148,, 151,154,157,160, 163,166,169, 198,201,204,207, 210,213,216,, 219,222,225,228, 231,234,237 v ss gnd ? ground plane other pins 195 odt0 i sstl on-die termination control 0 77 odt1 i sstl on-die termination control 1 note: 2 rank modules nc nc ? not connected note: 1 rank modules 18,19,55,68,102,1 26,135,147, 156,165,173,203, 212, 224,233 nc nc ? not connected ball no. name pin type buffer type function internet data sheet rev. 1.0, 2006-10 13 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module table 6 abbreviations for pin type table 7 abbreviations for buffer type abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectional input/output signal. ai input. analog levels. pwr power gnd ground nc not connected abbreviation description sstl serial stub terminated logic (sstl_18) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin has 2 oper ational states, active low and tri-state, and allows multiple devices to share as a wire-or. internet data sheet rev. 1.0, 2006-10 14 10202006-l0sm-feyt hys[64/72]t[32/64/128 ][0/9]xxeu-[25f/2.5/3/3s/3.7]-b2 unbuffered ddr2 sdram module figure 1 pin configuration udimm 64 (240 pin) 0 3 3 7 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 3 l q 9 5 ( ) ' 4 9 6 6 ' 4 6 ' 4 9 6 6 ' 4 ' 4 6 9 6 6 1 & |