Part Number Hot Search : 
DCG015 4077BP 40T03 07197 PSD0307 39100 MJ15012G 45H11
Product Description
Full Text Search
 

To Download KS0070 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  KS0070b 16com / 80seg driver & controller for dot matrix lcd introduction KS0070b is a dot matrix lcd driver & controller lsi which is fabricated by low power cmos technology. it is capable of displaying 1 or 2 lines with the 5 7 format or 1 line with the 5 10 dots format. functions ? character type dot matrix lcd driver & controller ? internal driver: 16 common and 8 0 segment signal output ? easy interface with 4-bit or 8-bit mpu ? display character pattern: 5 7 dots format (192 kinds) & 5 10 dots format (32 kinds) ? the special character pattern is directly programmable by the character generator ram. ? a customer character pattern is programmable by mask option. ? it can drive a maximum of 80 characters by using the ks0065b or ks0063b externally. ? various instruction functions ? built-in automatic power on reset ? driving method is a-type (line inversion) features ? internal memory - character generator rom (cgrom): 8,320 bits ( 192 characters 5 7 dot s ) & (32 characters x 5 10 dots) - character generator ram (cgram): 64 8 bits (8 characters 5 7 dot s ) - display data ram (ddram): 80 8 bits (80 characters max.) ? low power operation - power supply voltage range: 2.7 to 5.5 v (vdd) - lcd drive voltage range: 3.0 to 1 0 .0 v (vdd to v5) ? supply voltage for display: 0 to - 5 v (v5) ? programmable duty cycle: 1/ 8 , 1/ 11, 1/16 ? internal oscillator with an external resisto r ? b are chip or bumped chip available
KS0070b 16com / 80seg driver & controller for dot matrix lcd block diagram parallel to serial data conversion circuit character generator rom (cg rom) 8320 bits character generator ram (cg ram) 512 bits cursor blink control circuit 5 5 busy flag data register (dr) instruction register (ir) instruction decoder (id) display data ram (dd ram) 640 bits input output buffer 8 8 8 8 8 8 80 bit shift register 80 bit latch circuit segment driver address counter (ac) 7 7 8 7 vdd gnd v1 v2 v3 v4 v5 4 4 db0-db3 db4-db7 r/w rs e 80 seg1- set80 d 16 bit shift register 16-bit common driver 7 timing generation circuit osc2 osc1 16 com1- com16 clk1 clk2 m
KS0070b 16com / 80seg driver & controller for dot matrix lcd pin configuration 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 KS0070b 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 nc test db7 db6 db5 db4 db3 db2 db1 db0 vdd e r/w rs d m clk2 clk1 v5 v4 v3 v2 v1 nc nc nc seg59 seg58 seg57 seg56 seg55 seg54 seg53 seg52 seg51 seg50 seg49 seg48 seg47 seg46 seg45 seg44 seg43 seg42 seg41 seg40 seg39 seg38 seg37 seg36 seg35 seg34 nc seg33 seg32 seg31 seg30 seg29 seg28 seg27 seg26 seg25 seg24 seg23 seg22 seg21 seg20 seg19 seg18 seg17 seg16 seg15 seg14 seg13 seg12 seg11 seg10 seg9 seg8 seg7 seg6 seg5 seg4 seg3 seg2 seg1 v ss osc2 osc1 nc seg60 seg61 seg62 seg63 seg64 seg65 seg66 seg67 seg68 seg69 seg70 seg71 seg72 seg73 seg74 seg75 seg76 seg77 seg78 seg79 seg80 com16 com15 com14 com13 com12 com11 com10 com9 com8 com7 com6 com5 com4 com3 com2 com1 nc
KS0070b 16com / 80seg driver & controller for dot matrix lcd pad configuration 1) normal type pad configuration 1 0 3 s e g 5 9 1 0 4 s e g 5 8 1 0 5 s e g 5 7 1 0 6 s e g 5 6 1 0 7 s e g 5 5 1 0 8 s e g 5 4 1 0 9 s e g 5 3 1 1 0 s e g 5 2 1 1 1 s e g 5 1 1 1 2 s e g 5 0 1 1 3 s e g 4 9 1 1 4 s e g 4 8 1 1 5 s e g 4 7 1 1 6 s e g 4 6 1 1 7 s e g 4 5 1 1 8 s e g 4 4 1 1 9 s e g 4 3 1 2 0 s e g 4 2 1 2 1 s e g 4 1 1 2 2 s e g 4 0 1 2 3 s e g 3 9 1 2 4 s e g 3 8 1 2 5 s e g 3 7 1 2 6 s e g 3 6 1 2 7 s e g 3 5 1 2 8 s e g 3 4 70 com 5 71 com 6 72 com 7 73 com 8 74 com9 75 com1 0 76 com1 1 77 com 12 78 com 13 79 com 14 80 com 1 5 81 com 16 82 seg80 83 seg79 84 seg78 85 seg77 8 8 seg 74 89 seg 7 3 90 seg 72 9 1 seg 71 9 2 seg 70 9 3 seg 69 9 4 seg 6 8 9 5 seg 67 9 6 seg 66 9 7 seg 65 9 8 seg 64 99 seg 63 100 seg 62 101 seg 61 67 com2 68 com3 69 com4 v 1 4 2 v 2 4 3 v 3 4 4 v 4 4 5 v 5 4 6 c l k 1 4 7 c l k 2 4 8 m 4 9 d 5 0 r s 5 1 r w 5 2 e 5 3 v d d 5 4 d b 0 5 5 d b 1 5 6 d b 2 5 7 d b 3 5 8 d b 4 5 9 d b 5 6 0 d b 6 6 1 d b 7 6 2 t e s t 6 3 seg2 33 seg3 32 seg4 31 seg5 30 seg6 29 seg7 28 seg8 27 seg9 26 seg10 25 seg11 24 seg12 23 seg13 22 seg14 21 seg15 20 seg16 19 seg17 18 seg 1 9 16 seg 20 15 seg 21 14 seg 22 13 seg 23 12 seg 2 4 11 seg 25 10 seg 26 9 seg 27 8 seg 28 7 seg 2 9 6 seg 30 5 seg 31 4 seg 32 3 v ss 35 seg1 34 seg 18 17 y x (0, 0) chip size: 3920 5070 pad size: 100 100 unit: m m 8 7 seg75 seg33 2 osc2 36 osc1 37 66 com1 86 seg76 102 seg60 k s 0 0 7 0 b
KS0070b 16com / 80seg driver & controller for dot matrix lcd 2) mirror type pad configuration 1 0 3 s e g 3 4 1 0 4 s e g 3 5 1 0 5 s e g 3 6 1 0 6 s e g 3 7 1 0 7 s e g 3 8 1 0 8 s e g 3 9 1 0 9 s e g 4 0 1 1 0 s e g 4 1 1 1 1 s e g 4 2 1 1 2 s e g 4 3 1 1 3 s e g 4 4 1 1 4 s e g 4 5 1 1 5 s e g 4 6 1 1 6 s e g 4 7 1 1 7 s e g 4 8 1 1 8 s e g 4 9 1 1 9 s e g 5 0 1 2 0 s e g 5 1 1 2 1 s e g 5 2 1 2 2 s e g 5 3 1 2 3 s e g 5 4 1 2 4 s e g 5 5 1 2 5 s e g 5 6 1 2 6 s e g 5 7 1 2 7 s e g 5 8 1 2 8 s e g 5 9 70 seg1 71 seg2 72 seg3 73 seg4 74 seg5 75 seg6 76 seg7 77 seg8 78 seg9 79 seg10 80 seg11 81 seg12 82 seg13 83 seg14 84 seg15 85 seg16 88 seg19 89 seg20 90 seg21 91 seg22 92 seg23 93 seg24 94 seg25 95 seg26 96 seg27 97 seg28 98 seg29 99 seg30 100 seg31 101 seg32 67 osc1 68 osc2 69 vss d b 7 4 2 d b 6 4 3 d b 5 4 4 d b 4 4 5 d b 3 4 6 d b 2 4 7 d b 1 4 8 d b 0 4 9 v d d 5 0 e 5 1 r w 5 2 r s 5 3 d 5 4 m 5 5 c l k 2 5 6 c l k 1 5 7 v 5 5 8 v 4 5 9 v 3 6 0 v 2 6 1 v 1 6 2 t e s t 4 1 com6 33 com7 32 com8 31 com9 30 com10 29 com11 28 com12 27 com13 26 com14 25 com15 24 com16 23 seg80 22 seg79 21 seg78 20 seg77 19 seg76 18 seg74 16 seg73 15 seg72 14 seg71 13 seg70 12 seg69 11 seg68 10 seg67 9 seg66 8 seg65 7 seg64 6 seg63 5 seg62 4 seg61 3 com4 35 com5 34 seg75 17 y x (0, 0) chip size: 3920 5070 pad size: 100 100 unit: m m 87 seg18 seg60 2 com3 36 com2 37 86 seg17 102 seg33 com1 38 KS0070bm
KS0070b 16com / 80seg driver & controller for dot matrix lcd pad coordinate 1) normal type pad coordinate pad no . pad name coordinate pad no . pad name coordinate pad no pad name coordinate pad no . pad name coordinate x y x y x y x y 1 nc - - 24 seg11 -1794 -581 47 clk1 - 530 -2 369 70 com 5 1794 - 1831 2 seg 33 -1794 2 169 25 seg10 -1794 - 706 48 clk2 -405 -2369 71 com 6 1794 -1 706 3 seg 32 -1794 2 044 26 seg9 -1794 - 831 49 m -280 -2369 72 com 7 1794 -1 581 4 seg 31 -1794 1 919 27 seg8 -1794 - 956 50 d -155 -2369 73 com 8 1794 - 1456 5 seg 30 -1794 1 794 28 seg7 -1794 -1 081 51 rs -30 -2369 74 com9 1794 -1 331 6 seg 2 9 -1794 1 669 29 seg6 -1794 -1 206 52 rw 95 -2369 75 com1 0 1794 - 1206 7 seg 28 -1794 1544 30 seg5 -1794 -1 331 53 e 220 -2369 76 com 11 1794 - 1081 8 seg 27 -1794 1419 31 seg4 -1794 -1 456 54 vdd 345 -2369 77 com 12 1794 - 956 9 seg 26 -1794 1294 32 seg3 -1794 -1 581 55 db0 470 -2369 78 co m13 1794 - 831 10 seg 25 -1794 1169 33 seg2 -1794 -1 706 56 db1 595 -2369 79 com 14 1794 - 706 11 seg 2 4 -1794 1044 34 seg1 -1794 -1 831 57 db2 720 -2369 80 co m1 5 1794 - 581 12 seg 23 -1794 919 35 vss -1794 -1 956 58 db3 845 -2369 81 com 16 1794 - 456 13 seg 22 -1794 794 36 osc2 -1794 -2 106 59 db4 970 -2369 82 seg80 1794 - 331 14 seg 21 -1794 669 37 osc1 -1794 -2 231 60 db5 1095 -2369 83 seg79 1794 - 20 6 15 seg 20 -1794 544 38 nc - - 61 db6 1220 -2369 84 seg78 1794 -81 16 seg 1 9 -1794 419 39 nc - - 62 db7 1345 -2369 85 seg77 1794 44 17 seg 18 -1794 294 40 nc - - 63 test 1470 -2369 86 seg 76 1794 169 18 seg17 -1794 169 41 nc - - 64 nc - - 87 seg 75 1794 294 19 seg16 -1794 44 42 v1 -1 155 -2 369 65 nc - - 88 seg 74 1794 419 20 seg15 -1794 -81 43 v2 - 1030 -2 369 66 com1 1794 -2331 89 seg 73 1794 544 21 seg14 -1794 -206 44 v3 -9 05 -2369 67 com2 1794 - 2206 90 seg 72 1794 669 22 seg13 -1794 -331 45 v4 - 780 -2369 68 com3 1794 - 2081 91 seg 71 1794 794 23 seg12 -1794 -456 46 v5 - 655 -2369 69 com4 1794 - 1956 92 seg7 0 1794 919
KS0070b 16com / 80seg driver & controller for dot matrix lcd pad no. pad name coordinate pad no. pad name coordinate pad no. pad name coordinate pad no. pad name coordinate x y x y x y x- y- 93 seg69 1794 1044 102 seg60 1794 2169 111 seg51 563 2369 120 seg42 -562 2369 94 seg68 1794 1169 103 seg59 1563 2369 112 seg50 438 2369 121 seg41 -687 2369 95 seg67 1794 1294 104 seg58 1438 2369 113 seg49 313 2369 122 seg40 -812 2319 96 seg66 1794 1419 105 seg57 1313 2369 114 seg48 188 2369 123 seg39 -937 2369 97 seg65 1794 1544 106 seg56 1188 2369 115 seg47 63 2369 124 seg38 -1062 2369 98 seg64 1794 1669 107 seg55 1063 2369 116 seg46 -62 2369 125 seg37 -1187 2369 99 seg63 1794 1794 108 seg54 938 2369 117 seg45 -187 2369 127 seg36 -1312 2369 100 seg62 1794 1919 109 seg53 813 2369 118 seg44 -312 2369 127 seg35 -1437 2369 101 seg61 1794 2044 110 seg52 688 2369 119 seg43 -437 2369 128 seg34 -1562 2369 normal type pad coordinate (continued)
KS0070b 16com / 80seg driver & controller for dot matrix lcd 2) mirror type pad coordinate pad no . pad name coordinate pad no . pad name coordinate pad no pad name coordinate pad no . pad name coordinate x y x y x y x y 1 nc - - 24 com15 -1794 -581 47 db2 -720 -2 369 70 seg1 1794 - 1831 2 seg60 -1794 2 169 25 com14 -1794 - 706 48 db1 -595 -2369 71 seg2 1794 -1 706 3 seg61 -1794 2 044 26 com13 -1794 -831 49 db0 -470 -2369 72 seg3 1794 -1 581 4 seg62 -1794 1 919 27 com12 -1794 -956 50 vdd -345 -2369 73 seg4 1794 - 1456 5 seg63 -1794 1 794 28 com11 -1794 -1081 51 e -220 -2369 74 seg5 1794 -1 331 6 seg64 -1794 1 669 29 com10 -1794 -1206 52 rw -95 -2369 75 seg6 1794 - 1206 7 seg65 -1794 1544 30 com9 -1794 -1331 53 rs 30 -2369 76 seg7 1794 - 1081 8 seg66 -1794 1419 31 com8 -1794 -1456 54 d 155 -2369 77 seg8 1794 - 956 9 seg67 -1794 1294 32 com7 -1794 -1 581 55 m 280 -2369 78 seg9 1794 - 831 10 seg68 -1794 1169 33 com6 -1794 -1 706 56 clk2 405 -2369 79 seg10 1794 - 706 11 seg69 -1794 1044 34 com5 -1794 -1 831 57 clk1 530 -2369 80 seg11 1794 - 581 12 seg70 -1794 919 35 com4 -1794 -1 956 58 v5 655 -2369 81 seg12 1794 - 456 13 seg71 -1794 794 36 com3 -1794 -2081 59 v4 780 -2369 82 seg13 1794 - 331 14 seg72 -1794 669 37 com2 -1794 -2206 60 v3 905 -2369 83 seg14 1794 - 20 6 15 seg73 -1794 544 38 com1 -1794 -2331 61 v2 1030 -2369 84 seg15 1794 -81 16 seg74 -1794 419 39 nc - - 62 v1 1155 -2369 85 seg16 1794 44 17 seg75 -1794 294 40 nc - - 63 nc - - 86 seg17 1794 169 18 seg76 -1794 169 41 test -1470 -2369 64 nc - - 87 seg18 1794 294 19 seg77 -1794 44 42 db7 -1345 -2 369 65 nc - - 88 seg19 1794 419 20 seg78 -1794 -81 43 db6 -1220 -2 369 66 nc - - 89 seg20 1794 544 21 seg79 -1794 -206 44 db5 -1095 -2369 67 osc1 1794 -2231 90 seg21 1794 669 22 seg80 -1794 -331 45 db4 -970 -2369 68 osc2 1794 -2106 91 seg22 1794 794 23 com16 -1794 -456 46 db3 -845 -2369 69 vss 1794 - 1956 92 seg23 1794 919
KS0070b 16com / 80seg driver & controller for dot matrix lcd pad no. pad name coordinate pad no. pad name coordinate pad no. pad name coordinate pad no. pad name coordinate x y x y x y x y 93 seg24 1794 1044 102 seg33 1794 2169 111 seg42 562 2369 120 seg51 -563 2369 94 seg25 1794 1169 103 seg34 1562 2369 112 seg43 437 2369 121 seg52 -688 2369 95 seg26 1794 1294 104 seg35 1437 2369 113 seg44 312 2369 122 seg53 -813 2369 96 seg27 1794 1419 105 seg36 1312 2369 114 seg45 187 2369 123 seg54 -938 2369 97 seg28 1794 1544 106 seg37 1187 2369 115 seg46 62 2369 124 seg55 -1063 2369 98 seg29 1794 1669 107 seg38 1062 2369 116 seg47 -63 2369 125 seg56 -1188 2369 99 seg30 1794 1794 108 seg39 937 2369 117 seg48 -188 2369 127 seg57 -1313 2369 100 seg31 1794 1919 109 seg40 812 2369 118 seg49 -313 2369 127 seg58 -1438 2369 101 seg32 1794 2044 110 seg41 687 2369 119 seg50 -438 2369 128 seg59 -1563 2369 mirror type pad coordinate (continued)
KS0070b 16com / 80seg driver & controller for dot matrix lcd pad description pad no. (normal/mirror) input/ output name description interface vdd (54/50) - power supply for logical circuit (+3 v, + 5 v) power supply vss(35, 69) 0 v (gnd) v1 ~ v5 (42~46/62~58) bias voltage level for lcd driving. seg1 ~ seg80 (34~2, 128~82/ 70~128, 2~22) output segment output segment signal output for lcd drive. lcd com 1 ~ com 16 ( 66 ~ 81/38 ~ 23 ) output common output common signal output for lcd drive. lcd osc1,osc2 (37,36 /67,68 ) input (osc1) / output (osc2) oscillator when using internal oscillator, connect external rf resistor. if external clock is used, connect it to osc1. external resistor/ oscillator (osc1) clk1,clk2 ( 47 , 48/57,56 ) out put extension driver latch (clk1) /shift (clk2) clock e ach outputs extension driver latch clock and extension driver shift clock. extension driver m (4 9/55 ) output alternated signal for lcd driver output outputs the alternating signal to convert lcd driver waveform to ac. extension driver d ( 5 0 /54 ) output display data interface output extension driver data (the 4 1st dot's data) extension driver rs (51/53) input register select used as register selection input. when rs = "1", data register is selected. when rs = "0", instruction register is selected. mpu rw (52/52) input read/write used as read/write selection input. when rw = "1", read operation. when rw = "0", write operation. mpu e (53/51) input read/write enable used as read. write enable signal. mpu db0~db3 (55~58/49~46) input / output data bus 0~7 when 8-bit bus mode, used as low order bidirectional data bus. during 4-bit bus mode open these pins. mpu db4~db7 (59~62/45~42) when 8-bit bus mode, used as high order bidirectional data bus. in case of 4-bit bus mode, used as both high and low order. db7 used for busy flag output. mpu test (63/41) input test pin this pin must be fixed to vdd or open. ?
KS0070b 16com / 80seg driver & controller for dot matrix lcd function description system interface this chip has both kinds of interface type with mpu: 4-bit bus and 8-bit bus. 4-bit bus and 8-bit bus are selected by the dl bit in the instruction register. during read or write operation, two 8-bit registers are used. one is the data register (dr), and the other is the instruction register (ir). the data register (dr) is used as a temporary data storage place for being written into or read from ddram/ cgram. target ram is selected by ram address setting instruction. each internal operation, reading from or writ- ing into ram, is done automatically. after mpu reads dr data, the data in the next ddram/cgram address is transferred into dr automatically. also, after mpu writes data to dr, the data in dr is transferred into ddram/cgram automatically. the instruction register (ir) is used only to store instruction codes transferred from mpu. mpu cannot use it to read instruction data. to select a register, use rs input pin in 4-bit/8-bit bus mode. table 1. various kinds of operations according to rs and r/w bits. busy flag (bf) when bf = "1", it indicates that the internal operation is being processed. so during this time the next instruction cannot be accepted. bf can be read, when rs = "0" and r/w = "1" (read instruction operation), through db7 port. before executing the next instruction, be sure that bf is not "1". rs r/w operation 0 0 instruction write operation (mpu writes instruction code into ir) 0 1 read busy flag (db7) and address counter (db0 ~ db6) 1 0 data write operation (mpu writes data into dr) 1 1 data read operation (mpu reads data from dr)
KS0070b 16com / 80seg driver & controller for dot matrix lcd address counter (ac) the address counter (ac) stores ddram/cgram addresses, transferred from ir. after writing into (reading from) ddram/cgram, ac is automatically increased (decreased) by 1. when rs = "0" and r/w = "1", ac can be read through ports db0~db6. display data ram (ddram) ddram stores display data of maximum 80 x 8 bits (80 characters). ddram address is set in the address counter (ac) as a hexadecimal number. (refer to fig-1.) fig-1. ddram address 1) 1-line display in the case of a 1-line display, the address range of ddram is 00h ~ 4fh. an extension driver will be used. fig-2 shows the example when a 40-segment extension driver is added. 2) 2-line display in the case of a 2-line display, the address range of ddram is 00h ~27h and 40h ~ 67h. an extension driver will be used. fig-3 shows the example when a 40 segment extension driver is added. ac6 ac5 ac4 ac3 ac2 ac1 ac0 msb lsb
KS0070b 16com / 80seg driver & controller for dot matrix lcd fig-2. 1-line 24ch. display with 40 seg. extension driver. fig-3. 2-line 24ch. display with 40 seg. extension driver. 17 18 19 20 21 22 23 24 10 11 12 13 14 15 16 17 17 18 19 20 21 22 23 24 11 12 13 14 15 16 17 18 17 18 19 20 21 22 23 24 0f 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d oe of 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e 0f 10 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 4f 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e com1 com8 seg1 ks007 0b seg 8 0 com1 com8 com8 seg1 (after shift left) (after shift right) com1 ks007 0b seg1 ks007 0b seg1 seg80 extension driver (40seg) seg40 seg1 extension driver (40seg) seg40 seg1 extension driver (40seg) seg40 17 18 19 20 21 22 23 24 10 11 12 13 14 15 16 17 50 51 52 53 54 55 56 57 17 18 19 20 21 22 23 24 11 12 13 14 15 16 17 18 51 52 53 54 55 56 57 58 17 18 19 20 21 22 23 24 0f 10 11 12 13 14 15 16 4f 50 51 52 53 54 55 56 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d oe of 40 41 42 43 44 45 46 47 48 49 4a 4b 4c 4d 4e 4f 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e 0f 10 41 42 43 44 45 46 47 48 49 4a 4b 4c 4d 4e 4f 50 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 27 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e 67 40 41 42 43 44 45 46 47 48 49 4a 4b 4c 4d 4e com1 com8 com1 com8 com10 (after shift left) com9 ks007 0b seg1 ks007 0b seg1 seg80 seg1 extension driver (40seg) seg40 seg1 extension driver (40seg) seg40 com1 com8 seg80 seg1 ks007 0b seg80 (after shift right) com1 com8 com9 com10 seg1 extension driver (40seg) seg40
KS0070b 16com / 80seg driver & controller for dot matrix lcd cgrom (character generator rom) cgrom has a 5 7-dot 192 character pattern, and a 5 10-dot 32 character pattern (refer to table 2). cgram (character generator ram) cgram has up to 5 8-dot 8 characters. by writing font data to cgram, user defined characters can be used (refer to table 3). timing generation circuit timing generation circuit generates clock signals for the internal operations. lcd driver circuit lcd driver circuit has 16 common and 80 segment signals for lcd driving. data from cgram/cgrom is transferred to an 80-bit segment latch serially, and then stored to an 80-bit shift latch. when each com is selected by a 16-bit common register, segment data is also output through the segment driver from an 80-bit segment latch. in the case of a 1-line display mode, com1 ~ com8 have 1/8 duty or com1 ~ com11 have a 1/11 duty. in a 2-line display mode, com1 ~ com16 have a 1/16 duty ratio. cursor/blink control circuit it controls cursor/blink on/off at cursor position.
KS0070b 16com / 80seg driver & controller for dot matrix lcd table 2. cgrom character code table
KS0070b 16com / 80seg driver & controller for dot matrix lcd table 3. relationship between character code (ddram) and character pattern (cgram) character code (ddram data) cgram address cgram data pattern number d7 d6 d5 d4 d3 d2 d1 d0 a5 a4 a3 a2 a1 a0 p7 p6 p5 p4 p3 p2 p1 p0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 0 pattern 1 0 0 1 1 0 0 0 1 0 1 0 1 0 0 0 1 0 1 1 1 1 1 1 1 1 0 0 1 0 0 0 1 1 0 1 1 0 0 0 1 1 1 0 1 0 0 0 1 1 1 1 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 0 0 0 1 0 0 0 1 pattern 8 0 0 1 1 0 0 0 1 0 1 0 1 0 0 0 1 0 1 1 1 1 1 1 1 1 0 0 1 0 0 0 1 1 0 1 1 0 0 0 1 1 1 0 1 0 0 0 1 1 1 1 0 0 0 0 0 * ??: don?t care
KS0070b 16com / 80seg driver & controller for dot matrix lcd instruction description outline to overcome the speed difference between the internal clock of KS0070b and the mpu clock, KS0070b performs internal operations by storing control information to ir or dr. the internal operation is determined according to the signal from mpu, composed of read/write and data bus (refer to table 5 ). instruction can be divided largely into four kinds: (1) KS0070b function set instructions ( set display methods, set data length, etc.) (2) address set instructions to internal ram (3) data transfer instructions with internal ram (4) others . the address of the internal ram is automatically increased or decreased by 1. * note: during internal operation, busy flag (db7) is read "1". busy flag check must be preceded by the next instruction. when you make an mpu program with checking the busy flag (db7), it must be necessary 1/2 fosc for executing the next instruction by falling e signal after the busy flag (db7) goes to "0". contents 1) clear display clear all the display data by writing "20h" (space code) to all ddram addresses, and set the ddram addresses to "00h" in the ac (address counter). return cursor to original status, namely, bring the cursor to the left edge on first line of the display. make entry mode increment (i/d = "1"). 2) return home return home is the cursor return home instruction. set ddram address to "00h" in the address counter. return cursor to its original site and return display to its orig- inal status, if shifted. contents of ddram does not change. 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 1 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0
KS0070b 16com / 80seg driver & controller for dot matrix lcd 3) entry mode set set the moving direction of cursor and display. i/d : increment / decrement of ddram address (cursor or blink) when i/d = ?1?, cursor/blink moves to right and ddram address is increased by 1. when i/d = ?0?, cursor/blink moves to left and ddram address is decreased by 1. * cgram operates the same as ddram, when reading from or writing to cgram. sh: shift of entire display when ddram is in read (cgram read/write) operation or sh = ?0?, shift of entire display is not performed. if sh = ?1? and in ddram write operation, shift of entire display is performed according to i/d value (i/d = ?1? : shift left, i/d = ?0? : shift right). 4) display on/off control control display/cursor/blink on/off 1-bit register. d : display on/off control bit when d = ?1?, entire display is turned on. when d = ?0?, display is turned off, but display data remains in ddram. c : cursor on/off control bit when c = ?1?, cursor is turned on. when c = ?0?, cursor disappears in current display, but i/d register retains its data. b : cursor blink on/off control bit when b = ?1?, cursor blink is on, which performs alternately between all the ?1? data and display characters at the cursor position. when b = ?0?, blink is off. 0 0 0 0 0 0 0 1 i/d sh 0 0 0 0 0 0 1 d c b rs r/w db7 db6 db5 db4 db3 db2 db1 db0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0
KS0070b 16com / 80seg driver & controller for dot matrix lcd 5) cursor or display shift without writing or reading the display data, shift right/left cursor position or display. this instruction is used to correct or search display data.(refer to table 4) during 2-line mode display, cursor moves to the 2nd line after the 40st digit of the 1st line. note that display shift is performed simultaneously in all the lines. when displayed data is shifted repeatedly, each line shifts individually. when display shift is performed, the contents of the address counter are not changed. table 4. shift patterns according to s/c and r/l bits 6) function set dl : interface data length control bit when dl = ?1?, it means 8-bit bus mode with mpu. when dl = ?0?, it means 4-bit bus mode with mpu. so to speak, dl is a signal to select 8-bit or 4-bit bus mode. when 4-bit bus mode, it needs to transfer 4-bit data in two parts. n : display line number control bit when n = ?0?, it means 1-line display mode. when n = ?1?, 2-line display mode is set. f : display font type control bit when f = ?0?, 5 7 dots format display mode when f = ?1?, 5 10 dots format display mode. 0 0 0 0 0 1 s/c r/l s/c r/l operation 0 0 shift cursor to the left, ac is decreased by 1 0 1 shift cursor to the right, ac is increased by 1 1 0 shift all the display to the left, cursor moves according to the display 1 1 shift all the display to the right, cursor moves according to the display 0 0 0 0 1 dl n f rs r/w db7 db6 db5 db4 db3 db2 db1 db0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0
KS0070b 16com / 80seg driver & controller for dot matrix lcd 7) set cgram address set cgram address to ac. this instruction makes cgram data available from mpu. 8) set ddram address set ddram address to ac. this instruction makes ddram data available from mpu. when in 1-line display mode (n = 0), ddram address is from ?00h? to ?4fh?. in 2-line display mode (n = 1), ddram address in the 1st line is from ?00h? to ?27h?, and ddram address in the 2nd line is from ?40h? to ?67h?. 9) read busy flag & address this instruction shows whether KS0070b is in internal operation or not. if the resultant bf is ?1?, it means the internal operation is in progress and you have to wait until bf is low. then the next instruction can be performed. in this instruction you can also read the value of the address counter. 0 0 0 1 ac5 ac4 ac3 ac2 ac1 ac0 0 0 1 ac6 ac5 ac4 ac3 ac2 ac1 ac0 0 0 bf ac6 ac5 ac4 ac3 ac2 ac1 ac0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0
KS0070b 16com / 80seg driver & controller for dot matrix lcd 10) write data to ram write binary 8-bit data to ddram/cgram. the selection of ram from ddram, and cgram, is set by the previous address set instruction : ddram address set, and cgram address set. ram set instruction can also determine the ac direction to ram. after write operation, the address is automatically increased/decreased by 1, according to the entry mode. 11) read data from ram read binary 8-bit data from ddram/cgram. the selection of ram is set by the previous address set instruction. if the address set instruction of ram is not performed before this instruction, the data that is read first is invalid, because the direction of ac is not determined. if you read ram data several times without ram address set instruction before read operation, you can get correct ram data from the second, but the first data would be incorrect, because there is no time margin to transfer ram data. in the case of ddram read operation, cursor shift instruction plays the same role as ddram address set instruction; it also transfers ram data to the output data register. after read operation the address counter is automatically increased/decreased by 1 according to the entry mode. after cgram read operation, display shift may not be executed correctly. * in the case of ram write operation, after this ac is increased/decreased by 1 like read operation. at this time, ac indicates the next address position, but you can read only the previous data by the read instruction. 1 0 d7 d6 d5 d4 d3 d2 d1 d0 1 1 d7 d6 d5 d4 d3 d2 d1 d0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0
KS0070b 16com / 80seg driver & controller for dot matrix lcd table 5. instruction table * note : when you make an mpu program with checking the busy flag (db7), it must be necessary 1/2fosc for executing the next instruction by falling e signal after the busy flag (db7) goes to ?0?. instruction instruction code description execution time (fosc = 270 khz) rs r/w db7 db6 db5 db4 db3 db2 db1 db0 clear display 0 0 0 0 0 0 0 0 0 1 write ? 20h ? to ddram and set ddram address to ? 00h ? from ac. 1.53 ms return home 0 0 0 0 0 0 0 0 1 set ddram address to ? 00h ? from ac and return cursor to its original position if shifted. 1.53 ms entry mode set 0 0 0 0 0 0 0 1 i/d sh assign cursor moving direction and enable the shift of entire display . 39 m s display on/ off control 0 0 0 0 0 0 1 d c b set display (d), cursor (c), and blinking of cursor (b) on/off control bit. 39 m s cursor or display shift 0 0 0 0 0 1 s/c r/l set cursor moving and display shift control bit, and the direction, without changing of ddram data. 39 m s function set 0 0 0 0 1 dl n f set interface data length (dl : 4-bit/8- bit), numbers of display line (n : 1-line/ 2-line, display font type (f:0 ...) 39 m s set cgram address 0 0 0 1 ac5 ac4 ac3 ac2 ac1 ac0 set cgram address in address counter. 39 m s set ddram address 0 0 1 ac6 ac5 ac4 ac3 ac2 ac1 ac0 set ddram address in address counter. 39 m s read busy flag and address 0 1 bf ac6 ac5 ac4 ac3 ac2 ac1 ac0 whether during internal operation or not can be known by reading bf. the contents of address counter can also be read. 0 m s write data to ram 1 0 d7 d6 d5 d4 d3 d2 d1 d0 write data into internal ram (ddram/cgram). 43 m s read data from ram 1 1 d7 d6 d5 d4 d3 d2 d1 d0 read data from internal ram (ddram/cgram). 43 m s
KS0070b 16com / 80seg driver & controller for dot matrix lcd interface with mpu 1) interface with 8-bit mpu when interfacing data length are 8-bit, transfer is performed all at once through 8 ports, from db0 to db7. an example of the timing sequence is shown below. fig-4. example of 8-bit bus mode timing diagram 2) interface with 4-bit mpu when interfacing data length are 4-bit, only 4 ports, from db4 to db7, are used as data bus. at first, higher 4-bit (in case of 8-bit bus mode, the contents of db4 - db7) are transferred, and then the lower 4-bit (in case of 8-bit bus mode, the contents of db0 - db3) are transferred. so transfer is performed in two parts. busy flag outputs ?1? after the second transfer are ended. example of timing sequence is shown below. fig-5. example of 4-bit bus mode timing diagram r s r / w e d b 7 i n t e r n a l s i g n a l b u s y b u s y d a t a d a t a i n t e r n a l o p e r a t i o n b u s y f l a g c h e c k b u s y f l a g c h e c k b u s y f l a g c h e c k i n s t r u c t i o n i n s t r u c t i o n n o b u s y r s r / w e d b 7 i n t e r n a l s i g n a l b u s y i n t e r n a l o p e r a t i o n b u s y f l a g c h e c k b u s y f l a g c h e c k i n s t r u c t i o n i n s t r u c t i o n n o b u s y d 3 d 7 a c 3 a c 3 d 3 d 7
KS0070b 16com / 80seg driver & controller for dot matrix lcd application information according to lcd panel 1) lcd panel: 16 characters 1-line format ( 5 7 dots + 1 cursor line 1/4 bias, 1/8 duty) 2) lcd panel: 16 characters 1-line format (5 10 dots + 1 cursor line 1/4 bias, 1/11 duty) KS0070b com1 com7 com8 . . . seg1 seg10 seg78 seg80 . . . seg79 . . . KS0070b com1 com10 com11 . . . seg1 seg10 seg78 seg80 . . . seg79 . . .
KS0070b 16com / 80seg driver & controller for dot matrix lcd 3) lcd panel : 16 character 2-line format: (5 7 dots + 1 cursor line 1/5 bias, 1/16 duty) 4) lcd panel : 32 character 1-line format: ( 5 7 dots + 1 cursor line 1/5 bias, 1/16 duty) KS0070b com7 com8 . . . seg1 seg10 seg80 . . . . . . com1 com15 com16 . . . com9 com7 com8 . . . com1 seg1 seg10 seg80 com16 . . . com9 KS0070b
KS0070b 16com / 80seg driver & controller for dot matrix lcd 5) lcd panel : 8 character 2-line format: ( 5 7 dots + 1 cursor line 1/4 bias, 1/8 duty) KS0070b com7 com8 . . . com1 seg1 seg10 seg40 . . . seg41 seg50 seg80 . . . . . . . . .
KS0070b 16com / 80seg driver & controller for dot matrix lcd application circuit gnd or other voltage to mpu lcd panel KS0070b sc1 - sc40 dl1 fcs shl1 shl2 vss vdd dl2 dl1 dr2 cl1 cl2 m v e e v 1 v 2 v 3 v 4 v 5 v 6 sc1 - sc40 v e e v 1 v 2 v 3 v 4 v 5 v 6 sc1 - sc40 v e e v 1 v 2 v 3 v 4 v 5 v 6 dl2 dl1 dr2 cl1 cl2 m dl1 m dl2 dr2 cl1 cl2 dl1 fcs shl1 shl2 vss vdd dl1 fcs shl1 shl2 vss vdd vdd s1 - s80 c1 - c16 d vss m clk1 clk2 vdd v1 v2 v3 v4 v5 db0 - db7 osc1 osc2 k s 0 0 6 5 b k s 0 0 6 5 b k s 0 0 6 5 b v1 v2 v3 v4 v5 v l c d ( 1 / 5 b i a s ) * when ks0065b is externally connected to the KS0070b, you can increase the number of display digits up to 80 characters
KS0070b 16com / 80seg driver & controller for dot matrix lcd bias voltage divide circuit initializing when the power is turned on, KS0070b is initialized automatically by the power on reset circuit. during the initialization, the following instructions are executed, and bf(busy flag) is kept ?1?(busy state) to the end of initialization. (1) display clear instruction write ?20h? to all ddram (2) set functions instruction dl = 1 : 8-bit bus mode n = 0 : 1-line display mode f = 0 : 5 7 font type (3) control display on/off instruction d = 0 : display off c = 0 : cursor off b = 0 : blink off (4) set entry mode instruction i/d = 1 : increment by 1 sh = 0 : no entire display shift 1) 1/4 bias, 1/8 or 1/11 duty 2) 1/5 bias, 1/16 or 1/11 duty vdd v1 v2 v3 v4 v5 KS0070b vdd r r r r gnd or other voltage vdd v1 v2 v3 v4 v5 KS0070b vdd r r r r gnd or other voltage r
KS0070b 16com / 80seg driver & controller for dot matrix lcd frame frequency 1) 1/8 duty cycle a) a-type waveform item clock / frequency line selection period 400 clocks frame frequency 84.4 hz 1 2 3 4 7 8 1 2 3 7 8 . . . . . . vdd v1 v4 v5 1-line selection period com1 . . . . . . . . . * fosc=270 khz (1 clock = 3.7 m s)
KS0070b 16com / 80seg driver & controller for dot matrix lcd 2) 1/11 duty cycle a) a-type waveform 3) 1/16 duty cycle a) a-type waveform item clock / frequency line selection period 400 clocks frame frequency 61.4 hz item clock / frequency line selection period 200 clocks frame frequency 84.4 hz 1 2 3 4 10 11 1 2 3 10 11 . . . . . . vdd v1 v4 v5 1-line selection period com1 . . . . . . . . . * fosc=270 khz (1 clock = 3.7 m s) 1 2 3 4 15 16 1 2 3 15 16 . . . . . . vdd v1 v4 v5 1-line selection period com1 . . . . . . . . . * fosc=270 khz (1 clock = 3.7 m s)
KS0070b 16com / 80seg driver & controller for dot matrix lcd initializing by instruction 1) 8-bit interface mode power on wait for more than 30 ms after vdd rises to 4.5 v function set rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 1 1 n f wait for more than 39 m s display on/off control rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 1 d c b wait for more than 39 m s clear display rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 0 0 0 1 wait for more than 1.53 ms entry mode set rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 0 1 i/d sh initialization end n 0 1 - line mode 1 2 - line mode f 0 5 7 dots 1 5 10 dots d 0 display off 1 display on c 0 cursor off 1 cursor on b 0 blink off 1 blink on i/d 0 decrement mode 1 increment mode s h 0 entire shift off 1 entire shift on condition: fosc=270 khz
KS0070b 16com / 80seg driver & controller for dot matrix lcd 2) 4-bit interface mode power on wait for more than 30 ms after vdd rises to 4.5 v function set rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 1 0 x x x x 0 0 0 0 1 0 x x x x 0 0 n f x x x x x x wait for more than 39 m s display on/off control rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 x x x x 0 0 1 d c b x x x x wait for more than 39 m s clear display rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 x x x x 0 0 0 0 0 1 x x x x wait for more than 1.53 ms entry mode set rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 x x x x 0 0 0 1 i/d sh x x x x initialization end n 0 1 - line mode 1 2-line mode f 0 5 7 dots 1 5 10 dots d 0 display off 1 display on c 0 cursor off 1 cursor on b 0 blink off 1 blink on i/d 0 decrement mode 1 increment mode sh 0 entire shift off 1 entire shift on condition: fosc=270 khz
KS0070b 16com / 80seg driver & controller for dot matrix lcd example of instruction and displ a y correspondence 1. power supply on: initialized by the internal power on reset circuit . rs r/w db7 db6 db5 db4 db3 db2 db1 db0 lcd display 2. function set: 8-bit, 2-line, 5 7 dot rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 1 1 1 0 x x 3. display on/off control: display/cursor on /blink off rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 1 1 1 0 _ 4. entry mode set: increment rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 0 1 1 0 _ 5. write data to ddram: write s rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 1 0 0 1 1 s_ 6. write data to ddram: write a rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 0 0 0 0 1 sa_ 7. write data to ddram: write m rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 0 1 1 0 1 sam_ 8. write data to ddram: write s rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 1 0 0 1 1 sams_
KS0070b 16com / 80seg driver & controller for dot matrix lcd 9. write data to ddram: write u rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 1 0 1 0 1 samsu_ 10. write data to ddram: write n rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 0 1 1 1 0 samsun_ 11. write data to ddram: write g rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 0 0 1 1 1 samsung_ 12. set ddram address: 40h rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 1 1 0 0 0 0 0 0 samsung _ 13. write data to ddram: write k rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 0 1 0 1 1 samsung k_ 14. write data to ddram: write s rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 1 0 0 1 1 samsung ks_ 15. write data to ddram: write 0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 0 1 1 0 0 0 0 samsung ks0_ 16. write data to ddram: write 0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 0 1 1 0 0 0 0 samsung ks00_
KS0070b 16com / 80seg driver & controller for dot matrix lcd 17. write data to ddram: write 7 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 0 1 1 0 1 1 1 samsung ks007_ 18. write data to ddram: write 2 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 0 1 1 0 0 1 0 samsung ks0072_ 19. cursor or display shift: cursor shift left rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 1 0 0 x x samsung ks007 2 20. write data to ddram: write 0 rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 0 1 1 0 0 0 0 samsung KS0070_ 21. entry mode set: ent i r e display shift enable rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 0 1 1 1 samsung KS0070_ 22. write data to ddram: write b rs r/w db7 db6 db5 db4 db3 db2 db1 db0 1 0 0 1 0 0 0 0 1 0 amsung s0070b_ 23. return home rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 0 0 1 s amsung KS0070b _ 24. clear display rs r/w db7 db6 db5 db4 db3 db2 db1 db0 0 0 0 0 0 0 0 0 0 1
KS0070b 16com / 80seg driver & controller for dot matrix lcd maximum absolute rate maximum absolute power ratings * note: voltage greater than above may damage the circuit (vdd > v1 > v2 > v3 > v4 > v5) temperature characteristics item symbol unit value power supply voltage(1) v dd v -0.3 to + 7.0 power supply voltage(2) v lcd v vdd -15.0 to v dd + 0.3 input voltage v in v -0.3 to v dd + 0.3 item symbol unit value operating temperature topr c -30 to + 85 storage temperature tstg c -55 to + 125
KS0070b 16com / 80seg driver & controller for dot matrix lcd electrical characteristics dc characteristics item symbol condition min typ max unit operating voltage v dd - 4.5 - 5.5 v supply current i dd1 ceramic resonator fosc = 250 khz 0.7 1.0 ma i dd 2 resistor oscillation external clock operation fosc = 270 khz - 0.4 0.6 input voltage (1) (except osc1) v ih1 - 2.2 - v dd v v il1 - -0.3 - 0.6 input voltage ( 2 ) (osc1) v ih 2 - v dd -1.0 - v dd v v il 2 - -0.2 - 1.0 output voltage (1) (db0 to db7) v oh1 i oh = -0. 205 ma 2.4 - - v v ol1 i ol = 1.2 m a - - 0.4 output voltage (2) (except db0 to db7) v oh2 i o = -40 m a 0. 9 v dd - - v v ol2 i o = 40 m a - - 0. 1 v dd voltage drop vd com i o = + 0.1 ma - - 1 v vd seg - - 1 input leakage current i il v in = 0 v to v dd -1 - 1 m a low input current i in v in = 0 v, v dd = 5 v (pull up) - 5 0 -125 -250 internal clock (external rf) f ic rf = 91 k w + 2% (v dd = 5 v) 190 270 350 khz external clock f ec - 150 2 5 0 350 khz duty 45 50 55 % tr, tf - - 0.2 m s lcd driving voltage v lcd v dd -v 5 (1/5, 1/4 bias) 4.6 - 10.0 v (v dd = 4.5v to 5.5v, ta = -30 to +85 c)
KS0070b 16com / 80seg driver & controller for dot matrix lcd * lcd driving voltage (next page) item symbol condition min typ max unit operating voltage v dd - 2.7 - 4.5 v supply current i dd1 ceramic resonator fosc = 250 khz - 0.3 0.5 ma i dd2 resistor oscillation external clock operation fosc = 270 khz - 0.17 0.3 input voltage (1) (except osc1) v ih1 - 0.7v dd - v dd v v il1 - -0.3 - 0.4 input voltage ( 2 ) (osc1) v ih2 - 0.7v dd - v dd v v il2 - - 0.2v dd output voltage (1) (db0 to db7) v oh1 i oh = -0.1 ma 2.0 - - v v ol1 i ol = 0.1 ma - - 0.4 output voltage (2) (except db0 to db7) v oh2 i o = -40 m a 0.8v dd - - v v ol2 i o = 40 m a - - 0.2v dd voltage drop vd com i o = + 0.1 ma - - 1 v vd seg - - 1.5 input leakage current i il v in = 0 v to v dd -1 - 1 m a low input current i in v in = 0 v, v dd = 3 v (pull up) -10 -50 -120 internal clock (external rf) f ic rf = 75 k w + 2% (v dd = 3 v) 190 250 350 khz external clock f ec - 125 270 350 khz duty 45 50 55 % tr, tf - - 0.2 m s * lcd driving voltage v lcd v dd -v 5 (1/5, 1/4 bias) 3.0 - 10.0 v (v dd = 2.7 to 4.5v, ta = -30 + 85 c)
KS0070b 16com / 80seg driver & controller for dot matrix lcd * lcd driving voltage power duty 1/8, 1/11 duty 1/16 duty bias 1/4 bias 1/5 bias v dd v dd v dd v1 v dd - v lcd /4 v dd - v lcd /5 v2 v dd - v lcd /2 v dd - 2v lcd /5 v3 v dd - v lcd /2 v dd - 3v lcd /5 v4 v dd - 3v lcd /4 v dd - 4v lcd /5 v5 v dd - v lcd v dd - v lcd
KS0070b 16com / 80seg driver & controller for dot matrix lcd ac characteristics mode item symbol min typ max unit write mode (refer to fig- 6 ) e cycle time tc 500 - - ns e rise / fall time tr,tf - - 2 5 e pulse width (high, low) tw 2 2 0 - - r/w and rs setup time tsu1 40 - - r/w and rs hold time th1 10 - - data setup time tsu2 6 0 - - data hold time th2 10 - - read mode (refer to fig- 7 ) e cycle time tc 500 - - ns e rise / fall time tr,tf - - 2 5 e pulse width (high, low) tw 2 20 - - r/w and rs setup time tsu 40 - - r/w and rs hold time th 10 - - data output delay time t d - - 120 data hold time t dh 20 - - mode item symbol min typ max unit write mode (refer to fig- 6 ) e cycle time tc 1400 - - ns e rise / fall time tr,tf - - 2 5 e pulse width (high, low) tw 400 - - r/w and rs setup time tsu1 60 - - r/w and rs hold time th1 20 - - data setup time tsu2 140 - - data hold time th2 10 - - read mode (refer to fig- 7 ) e cycle time tc 1400 - - ns e rise / fall time tr,tf - - 2 5 e pulse width (high, low) tw 400 - - r/w and rs setup time tsu 60 - - r/w and rs hold time th 20 - - data output delay time t d - - 360 data hold time t dh 5 - - (v dd = 4.5 to 5.5 v, ta = -30 to +85 o c) (v dd = 2.7 to 4.5 v, ta = -30 to +85 o c)
KS0070b 16com / 80seg driver & controller for dot matrix lcd fig-6. write mode timing diagram mode item symbol min type max unit interface mode with extension driver (refer to fig-8) clock pulse width (high, low) t w 80 0 - - ns clock rise / fall time tr,tf - - 100 clock setup time t su1 500 - - data setup time t su2 300 - - data hold time t dh 300 - - m delay time t dw -1000 - 1000 (v dd = 2.7 to 5.5 v, ta = -30 to +85 o c) th1 tw v ih1 tr t su2 th2 tf th1 v il1 valid data tc v il1 t su1 v il1 v ih1 v il1 v ih1 v il1 v ih1 v il1 v ih1 v il1 v il1 rs r/w e db0~db7
KS0070b 16com / 80seg driver & controller for dot matrix lcd fig-7. read mode timing diagram fig-8. interface mode with extension driver timing diagram th tw v ih1 tr t dh tf th v il1 valid data tc v il1 t su v ih1 v ih1 v il1 v ih1 v il1 v ih1 v il1 v ih1 v il1 v ih1 rs r/w e db0~db7 t d clk1 clk2 d m v oh2 t r t w t f v ol2 v oh2 t w v ol2 t su1 v oh2 v ol2 t w t su1 t dm v ol2 t dh v oh2 v oh2 v ol2


▲Up To Search▲   

 
Price & Availability of KS0070

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X