Part Number Hot Search : 
8206NG BD00GA A44AD 6562A CZRB2350 MAX482 950L8L DFL1510S
Product Description
Full Text Search
 

To Download S6C0678 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  6 bit 420 channel tft - lcd source driver november . 1999. ver. 0. 2 prepared by: si - wang, sung mail to : iamturbo @samsung.co.kr S6C0678 contents in this document are subject to change without notice. no part o f this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, for any purpose, without the express written permission of lcd driver ic team.
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 2 S6C0678 specification revision h istory version content date 0.0 original aug . 1999 0.1 the content of page 1 7 has been modified aug . 1999 0.2 the content of page 18 has been modified nov . 1999
6 bit 420 channel tft - lcd sour ce driver S6C0678 3 contents introduction ................................ ................................ ................................ ................................ .................. 4 features ................................ ................................ ................................ ................................ ......................... 4 block diagram ................................ ................................ ................................ ................................ .............. 5 pin assignments ................................ ................................ ................................ ................................ ............ 6 pin descriptions ................................ ................................ ................................ ................................ ........... 7 operation descriptio n ................................ ................................ ................................ ............................... 8 display data tran sfer ................................ ................................ ................................ ............................ 8 extension of output ................................ ................................ ................................ ................................ 8 relationship between input data value an d output voltage ................................ .................. 8 absolute maximum rat ings ................................ ................................ ................................ ..................... 15 recommended operatio n conditions ................................ ................................ ................................ .. 15 dc characteristics ................................ ................................ ................................ ................................ ... 16 ac characteristics ................................ ................................ ................................ ................................ ... 17 waveforms ................................ ................................ ................................ ................................ ................... 18 relationships betwee n clk1, start pulse (dio1, dio2) and bla nki ng period ........................ 19
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 4 introduction the S6C0678 is a 420 channel output, tft - lcd source driver for 64 gray scale displays. data input is based on digital input consisting of 6 bits by 6 dots, which can realize a full - color display of 260,000 colors by output of 64 values gamma - corrected. this device has an internal d/a ( d igital - to - a nalog) converter for each output and 10 (5 - by - 2) external power supplies. because the output dynamic range is as large as 4 . 8 - 7 . 8 vp - p, it is unnecessary to operate level inversion of the lcd's common electrode. besides, to be able to deal with dot - line inversion when mounted on a single - side, output gray scale voltages with different polarity can be output to the odd number output pins and the even output pins. S6C0678 can be adopted to larger panel, and shl (shift direction selection) pin makes use of the lcd panel connection conveniently. maximum operation clock frequency is 4 5 mh z at a 2.7 v logic operation . it can be applied to the tft - lcd panel of s xga +(1400 * rgb) standards. features tft active matrix lcd source driver lsi 64 g ary - scale is possible through 10 (5 by 2) external power supply and d/a converter both dot inversion display and n - line inversion display are possible cmos level input compati ble with gamma - correction input data inversion function (datpol1, 2) logic supply voltage: 2. 7 - 3.6 v lcd driver supply voltage: 5 . 0 - 8 . 0 v output dynamic range: 4 . 8 - 7 . 8 vp - p maximum operating frequency: fmax = 4 5 mhz (internal data transmission rat e at 2.7 v operation) o utput: 420 outputs tcp available
6 bit 420 channel tft - lcd sour ce driver S6C0678 5 block diagram output buffer d/a converter data register 70bit shift register data control shl 6 y001 y002 y003 y418 y419 y420 dio2 dio1 clk2 d00 - d05 d10 - d15 d20 - d25 d30 - d35 d40 - d45 d50 - d55 6 6 6 6 6 datpol1 datpol2 18 18 rpi2 6 6 6 6 6 6 vgma1 - vgma10 10 data latch 6 6 6 6 6 6 line repair amp pol clk1 test rpi1 rpo2 rpo1 figure 1. S6C0678 block diagram
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 6 pin assignments y001 y002 y003 y004 y420 y419 y418 y417 S6C0678 (top view) rpi1 rpo1 d01 d02 d03 d04 d05 d10 d11 d12 d13 d14 d15 d20 d21 d22 d23 d24 d25 test datpol2 datpol1 pol clk1 clk2 vss1 vgma1 vgma2 vgma3 vgma4 vgma5 vss2 vdd2 vgma6 vgma7 vgma8 vgma9 vgma10 shl vdd1 d30 d31 d32 d33 d34 d35 d40 d41 d42 d43 d44 d45 d50 d51 d52 d53 dio2 rpo2 rpi2 d54 d55 dio1 d00 figure 2. S6C0678 pin assignments
6 bit 420 channel tft - lcd sour ce driver S6C0678 7 pin descriptions symbol pin name descriptio n vdd1 logic power supply 2. 7 - 3.6 v vdd2 driver power supply 5 . 0 - 8 . 0 v vss1 logic ground ground (0 v) vss2 driver ground ground (0 v) y1 to y 420 driver outputs the d/a converted 6 4 gray - scale analog voltage is output. d0<0: 5 > - d5<0: 5 > display da ta input the display data is input with a width of 36 bits, gray - scale data ( 6 bits) by 6 dots (r,g,b) dx0: lsb, dx 5 : msb shl shift direction control input this pin controls the direction of shift register in cascade connection. the shift direction of the shift registers is as follows. shl = h: dio1 input, y1 ? y 420 , dio2 output shl = l: dio2 input, y 420 ? y1, dio1 output dio1 start pulse input / output shl = h: used as the start pulse input pin. shl = l: used as the start pulse output pin. dio2 star t pulse input / output shl = h: used as the start pulse output pin. shl = l: used as the start pulse input pin. datpol1 datpol2 data inversion input datpol1, 2 = l: display data is not inverted datpol1 = h: display data of d0<0:5> - d2<0:5> is inverted da tpol2 = h: display data of d3<0: 5 > - d5<0:5> is inverted pol polarity input pol = h: the reference voltage for odd number outputs are vgma 1 ? vgma 5 and those for even number outputs are vgma 6 ? vgma 10 . pol = l: the reference voltage for odd number outputs are vgma 6 ? vgma 10 and those for even number outputs are vgma 1 ? vgma 5 . clk2 shift clock input refer to the shift register's shift clock input. t he display data is loaded to the data register at the rising edge of clk2. clk1 latch input latches the cont ents of the data register at rising edge and transfers them to the d/a converter. also, after clk1 input, clears the internal shift register contents. after 1 pulse input on start, operates normally. clk1 input timing refers to the "relationships between c lk1 start pulse (dio1, dio2) and blanking period" of the switching characteristic waveform. outputs the g/s data at falling edge. vgma1 ? vgma1 0 gamma corrected power supplies input the gamma corrected power supplies from external source. vdd2 > vgma1 > v gma2 > ? ? ? > vgma 9 > vgma 10 > vss2 keep gray - scale power supply unchanged during the gray - scale voltage output. rpi1, rpo1 rpi2, rpo2 line - repair amp input / output the structure of the line - repair amp is the same as that of the analog output. rpi1 (rpi2 ) ? impedance changed ? rpo1 (rpo2) test test input test = l: normal operation mode test = h: test mode (op amp cut - off, rpd = 1 5 k w )
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 8 operation descriptio n display data transfe r when dio1 (or dio2) pulse is loaded into internal latch on the rising edge of clk2, dio1 (or dio2) pulse enables the operation of data transfer, so display data is valid on the next rising edge of clk2. once all the data of 420 channels are loaded into internal latch, it goes into stand - by state automatically, and any new data is not accepted even though clk2 is provided until next dio1 (or dio2) input. when next dio1 (or dio2) is provided, new display data is valid on the 2nd rising edge of clk2 after the rising edge of dio1 (or dio2). extension of output output pin can be adjust ed to an extended screen by cascade connection. (1) shl = "l" connect dio1 pin of previous stage to the dio2 pin of next stage and all the input pins except dio1 and dio2 are connected together in each device. (2) shl = "h" connect dio2 pin of previous stage to t he dio1 pin of next stage and all the input pins except dio2 and dio1 are connected together in each device. relationship between input data value an d output voltage the lcd drive output voltages are determined by the input data and 10 (5 by 2) gamma corre cted power supplies (vgma1 - vgma10). besides, to be able to deal with dot line inversion when mounted on a single - side, gradation voltages with different polarity can be output to the odd number output pins and the even number output pins. among 5 - by - 2 ga mma corrected voltages, input gray - scale voltages of the same polarity with respect to the common voltage, for the respective 5 gamma corrected voltages of vgma1 - vgma5 and vgma6 - vgma10. shl = h last y1 y2 y3 y418 y419 y420 d00 - d05 d10 - d15 d20 - d25 d30 - d35 d40 - d45 d50 - d55 data first ...... ...... output first last - shl = l y1 y2 y3 y418 y419 y420 d00 - d05 d10 - d15 d20 - d25 d30 - d35 d40 - d45 d50 - d55 data ...... ...... output - figure 3. relationship between shift direction and output data
6 bit 420 channel tft - lcd sour ce driver S6C0678 9 vcom input data vgma1 vgma2 vgma3 vgma4 vgma5 vgma10 00h 08h 10h 18h 20h 28h 30h 38h 3fh vss2 vdd2 vgma9 vgma8 vgma6 vgma7 figure 4. gamma correction curve
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 10 table 1. resistor strings (r0 - r62, unit: w ) name value name value name value name value r0 500 r16 330 r32 175 r48 21 0 r1 500 r17 330 r33 175 r49 220 r2 500 r18 3 30 r34 1 70 r50 230 r3 500 r19 320 r35 1 70 r 51 24 0 r4 500 r20 300 r36 165 r52 250 r5 500 r21 280 r37 165 r53 260 r6 500 r22 270 r38 165 r54 27 0 r7 500 r23 260 r39 165 r55 290 r8 500 r24 250 r40 17 0 r56 300 r9 500 r25 240 r41 1 70 r57 310 r10 500 r26 230 r42 1 70 r58 320 r11 500 r27 220 r43 1 7 5 r59 340 r12 450 r28 210 r44 175 r60 340 r13 450 r29 200 r45 175 r61 340 r14 400 r30 190 r46 180 r62 340 r15 370 r31 180 r47 200
6 bit 420 channel tft - lcd sour ce driver S6C0678 11 table 2. relationship between input data and output voltage value input da ta dx5 dx4 dx3 dx2 dx1 dx0 g/s output voltage 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0 0 0 0 0 1 1 0 0 0 1 0 0 0 0 0 1 0 1 0 0 0 1 1 0 00h 01h 02h 03 h 04h 05 h 06 h 07h 0 0 0 1 1 1 vh0 vh1 vh2 vh 3 vh4 vh 5 vh 6 vh7 vgma1 vgma1 + (vgma2 - vgma1) 500 / 7670 vgma1 + (vgma2 - vgma1) 1 0 00 / 7670 vgma1 + (vgma2 - vgma1) 1500 / 7670 vgma1 + (vgma2 - vgma1) 2000 / 7670 vgma1 + (vgma2 - vgma1) 2500 / 7670 vgma1 + (vgma2 - vgma1) 3000 / 7670 vgma1 + (vgma2 - vgma1) 3500 / 7670 0 0 1 0 0 0 0 0 1 0 0 1 0 0 1 0 1 0 0 0 1 0 1 1 0 0 1 1 0 0 0 0 1 1 0 1 0 0 1 1 1 0 08 h 0 9h 0a h 0b h 0ch 0d h 0e h 0fh 0 0 1 1 1 1 vh 8 vh9 vh 1 0 vh 1 1 vh12 vh 13 vh 1 4 vh15 vgma1 + (vgma2 - vgma1) 4000 / 7670 vgma1 + (vgma2 - vgma1) 4500 / 7670 vgma1 + (vgma2 - vgma1) 5000 / 7670 vgma1 + (vgma2 - vgma1) 5500 / 7670 vgma1 + (vgma2 - vgma1) 6 000 / 7670 vgma1 + (vgma2 - vgma1) 6450 / 7670 vgma1 + (vgma2 - vgma1) 6900 / 7670 vgma1 + (vgma2 - vgma1) 7300 / 7670 0 1 0 0 0 0 0 1 0 0 0 1 0 1 0 0 1 0 0 1 0 0 1 1 0 1 0 1 0 0 0 1 0 1 0 1 0 1 0 1 1 0 10 h 11h 12 h 13 h 14 h 15 h 16 h 17h 0 1 0 1 1 1 vh 16 vh17 vh 18 vh 19 vh20 vh2 1 vh2 2 vh23 vgma2 vgma2 + (vgma3 - vgma2) 330 / 4140 vgma2 + (vgma3 - vgma2) 660 / 4140 vgma2 + (vgma3 - vgma2) 990 / 4140 vgma2 + (vgma3 - vgma2) 1310 / 4140 vgma2 + (vgma3 - vgma2) 1610 / 41 40 vgma2 + (vgma3 - vgma2) 1890 / 4140 vgma2 + (vgma3 - vgma2) 2160 / 4140 0 1 1 0 0 0 0 1 1 0 0 1 0 1 1 0 1 0 0 1 1 0 1 1 0 1 1 1 0 0 0 1 1 1 0 1 0 1 1 1 1 0 18 h 19h 1a h 1bh 1c h 1d h 1e h 1fh 0 1 1 1 1 1 vh24 vh25 vh2 6 vh27 vh2 8 vh2 9 vh 30 vh31 vgma2 + (vgma3 - vgma2) 2420 / 4140 vgma2 + (vgma3 - vgma2) 2670 / 4140 vgma2 + (vgma3 - vgma2) 2910 / 4140 vgma2 + (vgma3 - vgma2) 3140 / 4140 vgma2 + (vgma3 - vgma2) 3360 / 4140 vgma2 + (vgma3 - vgma2) 3570 / 4140 vgma2 + (vgma3 - vgma2) 3770 / 4140 vgma2 + (vgma3 - vgma2) 3960 / 4140 note: vdd2 > vgma1 > vgma2 > vgma3 > vgma4 > vgma5
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 12 table 2. relationship b etween input data and output voltage value (continued) input data dx5 dx4 dx3 dx2 dx1 dx0 g/s output voltage 1 0 0 0 0 0 1 0 0 0 0 1 1 0 0 0 1 0 1 0 0 0 1 1 1 0 0 1 0 0 1 0 0 1 0 1 1 0 0 1 1 0 2 0h 21h 22h 23 h 24h 25 h 26 h 27h 1 0 0 1 1 1 vh 32 vh33 vh34 vh 35 vh36 vh 37 vh 38 vh39 vgma3 vgma3 + (vgma4 - vgma3) 175 / 2765 vgma3 + (vgma4 - vg ma3) 350 / 2765 vgma3 + (vgma4 - vgma3) 520 / 2765 vgma3 + (vgma4 - vgma3) 690 / 2765 vgma3 + (vgma4 - vgma3) 855 / 2765 vgma3 + (vgma4 - vgma3) 020 / 2765 vgma3 + (vgma4 - vgma3) 1185 / 2765 1 0 1 0 0 0 1 0 1 0 0 1 1 0 1 0 1 0 1 0 1 0 1 1 1 0 1 1 0 0 1 0 1 1 0 1 1 0 1 1 1 0 28 h 29h 2a h 2b h 2ch 2d h 2e h 2fh 1 0 1 1 1 1 vh 40 vh41 vh 42 vh 43 vh44 vh 45 vh 46 vh47 vgma3 + (vgma4 - vgma3) 1350 / 2765 vgma3 + (vgma4 - vgma3) 1520 / 2765 vgma3 + (vgma4 - vgma3) 1690 / 27 65 vgma3 + (vgma4 - vgma3) 1860 / 2765 vgma3 + (vgma4 - vgma3) 2035 / 2765 vgma3 + (vgma4 - vgma3) 2210 / 2765 vgma3 + (vgma4 - vgma3) 2385 / 2765 vgma3 + (vgma4 - vgma3) 2565 / 2765 1 1 0 0 0 0 1 1 0 0 0 1 1 1 0 0 1 0 1 1 0 0 1 1 1 1 0 1 0 0 1 1 0 1 0 1 1 1 0 1 1 0 30 h 31h 32 h 33 h 34h 35 h 36 h 37h 1 1 0 1 1 1 vh 48 vh49 vh 50 vh 51 vh52 vh53 vh54 vh55 vgma4 vgma4 + (vgma5 - vgma4) 210 / 4260 vgma4 + (vgma5 - vgma4) 430 / 4260 vgma4 + (vgma5 - vgma4) 660 / 4260 vgma4 + (vgma5 - vgma4) 900 / 4260 vgma4 + (vgma5 - vgma4) 1150 / 4260 vgma4 + (vgma5 - vgma4) 1410 / 4260 vgma4 + (vgma5 - vgma4) 1680 / 4260 1 1 1 0 0 0 1 1 1 0 0 1 1 1 1 0 1 0 1 1 1 0 1 1 1 1 1 1 0 0 1 1 1 1 0 1 1 1 1 1 1 0 38 h 39h 3a h 3bh 3c h 3d h 3e h 3fh 1 1 1 1 1 1 vh56 vh57 vh58 vh59 vh60 vh61 vh 62 vh63 vgma4 + (vgma5 - vgma4) 1970 / 4260 vgma4 + (vgma5 - vgma4) 2270 / 4260 vgma4 + (vgma5 - vgma4) 2580 / 4260 vgma4 + (vgma5 - vgma4) 2900 / 4260 vgma4 + (vgma5 - vgma4) 3240 / 4260 vgma4 + (vgma5 - vgma4) 3580 / 4260 vgma4 + (vgma5 - vgma4) 3920 / 4260 vgma5
6 bit 420 channel tft - lcd sour ce driver S6C0678 13 table 2. relationship between input da ta and output voltage value (continued) input data dx5 dx4 dx3 dx2 dx1 dx0 g/s output voltage 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0 0 0 0 0 1 1 0 0 0 1 0 0 0 0 0 1 0 1 0 0 0 1 1 0 00h 01h 02h 03 h 04h 05 h 06 h 07h 0 0 0 1 1 1 vl0 vl1 vl2 vl 3 vl4 vl 5 vl 6 vl7 vgma1 0 vgma10 + (vgma9 - vgma10) 500 / 7670 vgma10 + (vgma9 - vgma10) 1000 / 7670 vgma10 + (vgma9 - vgma10) 1500 / 7670 vgma10 + (vgma9 - vgma10) 2000 / 7670 vgma10 + (vgma9 - vgma10) 2500 / 7670 vgma10 + (vgma9 - vgma10) 3000 / 7670 vgma10 + (vgma9 - vgma10) 3500 / 7670 0 0 1 0 0 0 0 0 1 0 0 1 0 0 1 0 1 0 0 0 1 0 1 1 0 0 1 1 0 0 0 0 1 1 0 1 0 0 1 1 1 0 08 h 09h 0a h 0b h 0ch 0d h 0e h 0fh 0 0 1 1 1 1 vl 8 vl9 vl 1 0 vl 1 1 vl12 vl 13 vl 1 4 vl15 vgma10 + (vgma9 - vgma10) 4000 / 7670 vgma10 + (vgma9 - vgma10) 4500 / 7670 vgma10 + (vgma9 - vgma10) 5000 / 7 670 vgma10 + (vgma9 - vgma10) 5500 / 7670 vgma10 + (vgma9 - vgma10) 6000 / 7670 vgma10 + (vgma9 - vgma10) 6450 / 7670 vgma10 + (vgma9 - vgma10) 6900 / 7670 vgma10 + (vgma9 - vgma10) 7300 / 7670 0 1 0 0 0 0 0 1 0 0 0 1 0 1 0 0 1 0 0 1 0 0 1 1 0 1 0 1 0 0 0 1 0 1 0 1 0 1 0 1 1 0 10 h 11h 12 h 13 h 14h 15 h 16 h 17h 0 1 0 1 1 1 vl 16 vl17 vl 18 vl 19 vl20 vl2 1 vl2 2 vl23 vgma9 vgma9 + (vgma8 - vgma9) 330 / 4140 vgma9 + (vgma8 - vgma9) 660 / 4140 vgma9 + (vgma8 - vgma9) 990 / 4140 vgma9 + (vgma8 - vgma9) 1310 / 4140 vgma9 + (vgma8 - vgma9) 1610 / 4140 vgma9 + (vgma8 - vgma9) 1890 / 4140 vgma9 + (vgma8 - vgma9) 2160 / 4140 0 1 1 0 0 0 0 1 1 0 0 1 0 1 1 0 1 0 0 1 1 0 1 1 0 1 1 1 0 0 0 1 1 1 0 1 0 1 1 1 1 0 18 h 19h 1a h 1bh 1c h 1d h 1e h 1fh 0 1 1 1 1 1 vl24 vl25 vl2 6 vl27 vl2 8 vl2 9 vl 30 vl31 vgma9 + (vgma8 - vgma9) 2420 / 4140 vgma9 + (vgma8 - vgma9) 2670 / 4140 vgma9 + (vgma8 - vgma9) 2910 / 4140 vgma9 + (vgma8 - vgma9) 3140 / 4140 vgma9 + (vgma8 - vgma9) 3360 / 4140 vgma9 + (vgma8 - vgma9) 3570 / 4140 vgma9 + (vgma8 - vgma9) 3770 / 4140 vgma9 + (vgma8 - vgma9) 3960 / 4140 note: vgma6 > vgma7 > vgma8 > vgma9 > vgma10 > vss2
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 14 table 2. relationship between input data and output voltage value (continued) input data dx5 dx4 dx3 dx2 dx1 dx0 g/s output voltage 1 0 0 0 0 0 1 0 0 0 0 1 1 0 0 0 1 0 1 0 0 0 1 1 1 0 0 1 0 0 1 0 0 1 0 1 1 0 0 1 1 0 2 0h 21h 22h 23 h 24h 25 h 26 h 27h 1 0 0 1 1 1 vl 32 vl33 vl34 vl 35 vl 36 vl 37 vl 38 vl39 vgma 8 vgma8 + (vgma7 - vgma8) 175 / 2765 vgma8 + (vgma7 - vgma8) 350 / 2765 vgma8 + (vgma7 - vgma8) 520 / 2765 vgma8 + (vgma7 - vgma8) 690 / 2765 vgma8 + (vgma7 - vgma8) 855 / 2765 vgma8 + (vgma7 - vgma8) 1020 / 2765 vgma8 + ( vgma7 - vgma8) 1185 / 2765 1 0 1 0 0 0 1 0 1 0 0 1 1 0 1 0 1 0 1 0 1 0 1 1 1 0 1 1 0 0 1 0 1 1 0 1 1 0 1 1 1 0 28 h 29h 2a h 2b h 2ch 2d h 2e h 2fh 1 0 1 1 1 1 vl 40 vl41 vl 42 vl 43 vl44 vl 45 vl 46 vl47 vgma8 + (vgma7 - vgma8) 1350 / 2765 vgma8 + (vgma7 - vgma8) 1520 / 2765 vgma8 + (vgma7 - vgma8) 1690 / 2765 vgma8 + (vgma7 - vgma8) 1860 / 2765 vgma8 + (vgma7 - vgma8) 2035 / 2765 vgma8 + (vgma7 - vgma8) 2210 / 2765 vgma8 + (vgma7 - vgma8) 2385 / 2765 vgma8 + (vgma7 - vgm a8) 2565 / 2765 1 1 0 0 0 0 1 1 0 0 0 1 1 1 0 0 1 0 1 1 0 0 1 1 1 1 0 1 0 0 1 1 0 1 0 1 1 1 0 1 1 0 30 h 31h 32 h 33 h 34h 35 h 36 h 37h 1 1 0 1 1 1 vl 48 vl49 vl 50 vl 51 vl52 vl53 vl54 vl55 vgma7 vgma7 + (vgma6 - vgma7) 210 / 426 0 vgma7 + (vgma6 - vgma7) 430 / 4260 vgma7 + (vgma6 - vgma7) 660 / 4260 vgma7 + (vgma6 - vgma7) 900 / 4260 vgma7 + (vgma6 - vgma7) 1150 / 4260 vgma7 + (vgma6 - vgma7) 1410 / 4260 vgma7 + (vgma6 - vgma7) 1680 / 4260 1 1 1 0 0 0 1 1 1 0 0 1 1 1 1 0 1 0 1 1 1 0 1 1 1 1 1 1 0 0 1 1 1 1 0 1 1 1 1 1 1 0 38 h 39h 3a h 3bh 3c h 3d h 3e h 3fh 1 1 1 1 1 1 vl56 vl57 vl58 vl59 vl60 vl61 vl 62 vl63 vgma7 + (vgma6 - vgma7) 1970 / 4260 vgma7 + (vgma6 - vgma7) 2270 / 4260 vgma7 + (vgm a6 - vgma7) 2580 / 4260 vgma7 + (vgma6 - vgma7) 2900 / 4260 vgma7 + (vgma6 - vgma7) 3240 / 4260 vgma7 + (vgma6 - vgma7) 3580 / 4260 vgma7 + (vgma6 - vgma7) 3920 / 4260 vgma6
6 bit 420 channel tft - lcd sour ce driver S6C0678 15 absolute maximum rat ings t able 3. absolute maximum ratings (vss1 = vss2 = 0 v) parameter symbol ratings unit logic supply voltage vdd1 - 0.3 to 5. 5 v driver supply voltage vdd2 - 0.3 to 9.0 v vgma1 - 1 0 - 0.3 to vdd2 + 0.3 rpi1, rpi2 - 0.3 to vdd2 + 0.3 input voltage others - 0.3 to vdd1 + 0.3 v dio1, 2 - 0.3 to vdd1 + 0.3 y1 to y 420 - 0.3 to vdd2 + 0.3 output voltage rpo1, rpo2 - 0.3 to vdd2 + 0.3 v operating power dissipation pd 150 mw operation temper ature top - 20 to 75 c storage temperature tstg - 55 to 1 25 c cautions: if lsis are stressed beyond those listed above ? absolute maximum ratings ? , they may be permanently destroyed. these are stress ratings only, and functional operation of the device at these or any other condition beyond those indicated under ? recommended operating conditions ? is not implied. exposure to absolute maximum rated conditions for extended periods may affect device reliability. turn on power order: vdd1 ? control signal inp ut ? vdd2 ? vgma1 - vgma10 or vdd1 & vdd2 ? control signal input & vgma1 - vgma10 turn off power order: vgma1 - vgma10 ? vdd2 ? control signal input ? vdd1 recommended operatio n condition s table 4. recommended operation conditions ( ta = - 20 to 75 c , vss1 = vss2 = 0 v) parameter symbol min. typ. max. unit logic supply voltage vdd1 2.7 3.0 3.6 v driver supply voltage vdd2 5 . 0 7 .0 8 . 0 v vgma1 - vgma 5 0.5 vdd2 - vdd2 - 0.1 v gamma corrected voltage vgma 6 - vgma1 0 vss2 + 0.1 - 0.5 vdd2 v driver part output voltage vyo vss2 + 0.1 - vdd2 - 0.1 v maximum clock frequency fmax vdd1 = 2.7 v 45 mhz output load capacitance cl - - 150 pf/pin
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 16 dc characteristics table 5. dc characteristics (ta = - 20 to 75 c, vdd1 = 2. 7 to 3.6 v, vdd2 = 5 . 0 to 8. 0 v, vss1 = vss2 = 0 v ) parameter symbol condition min. typ. max. unit high level input voltage vih 0.7vdd1 - vdd1 low level input voltage vil 0 - 0.3vdd1 v input leakage current il - 1 - 1 m a input capacitance cin shl, clk2, d00 - d5 5 , clk1, pol, datpol1, datpol2, dio1 (dio2) - 5 10 pf high level output voltage voh dio1 (dio2), io = - 1.0 ma vdd1 - 0.5 - - low level output voltage vol dio1 (dio2), io = +1.0 ma - - 0.5 v resistor r0 - r 62 refer to table 1. resistor strings rn 0.7 - rn 1.3 w ivoh 1 vdd2 = 8 .0 v, vx = 2 .5 v, vyo = 7 .5 v (1) - - 1.0 - 0.5 ma drive r output current ivol 1 vdd2 = 8 .0 v, vx = 5 .5 v, vyo = 0.5 v (1) 0.5 1.0 - ma ivoh2 vdd2 = 8 .0 v, vx = 2 .5 v, vyo = 7 .5 v (1) - - 3.0 - 1.5 ma line - repair driver output current ivol2 vdd2 = 8 .0 v, vx = 5 .5 v, vyo = 0.5 v (1) 1.5 3 .0 - ma output voltage deviation d vo input data : 00h to 3fh - 10 20 output rms voltage deviation dvrms (2) input data : 00h to 3fh - 5 1 5 mv output voltage range vyo input data : 00h to 3 fh vss2 + 0.1 - vdd2 - 0. 1 v logic part dynamic current idd1 vdd1 = 3.0 v (3) - 4.0 5.5 driver part dynamic current idd2 vdd 1 = 3.0 v, vdd2 = 8.0 v, vgma1 = 7.5 v, vgma5 = 4.5 v, vgma6 = 3.5 v, vgma10 = 0.5 v (3 ) (4 ) (5) - 4 .0 7 .0 ma notes: 1. vyo is the output voltage of analog output pins y1 to y420. vx is the voltage applied to analog output pins y1 to y420. 2. dvrms is a maximum deviation value from ideal difference between high output and low output at the same gray scale. 3. clk1 period is defined to be 15 m s at fclk2 = 30.5 mhz, data pattern = 101010 (checkerboard pattern), ta = 25 c 4. the current consumption per driver when sxga+ single - sided mounting (10 drivers) is connected in cascade 5. no load
6 bit 420 channel tft - lcd sour ce driver S6C0678 17 ac characteristics table 6. ac characteristics (ta = - 20 to 75 c, vdd1 = 2.7 to 3.6 v, v dd2 = 5.0 to 8.0 v, v ss1 = vss2 = 0 v) p arameter s ymbol c ondition min. typ. m ax . u nit clock pulse width pwclk - 22 - - clock pulse low period pwclk(l) - 6 - - clock pulse high period pwclk(h) - 6 - - data setup t ime tsetup1 refer to note1 2 - - data hold time thold1 refer to note1 2 - - start pulse setup time tsetup2 refer to note1 2 - - start pulse hold time thold2 refer to note1 2 - - datpol - clk2 setup time tsetup4 refer to note1 2 - - datpol - clk2 hold time thold4 refer to note1 2 - - start pulse delay time tplh1 cl = 20pf - - 1 2 ns clk1 setup time tsetup3 - 1 - - clk2 period driver output delay time1 tphl1 refer to note2, 4 - - 4 driver output delay time2 tphl2 refer to note3, 4 - - 8 clk1 puls e high period pwclk1 - 0. 2 - - m s data invalid period tinv dio1 (2) - ? clk2 - 1 last data timing tldt - 1 - - clk2 period clk1 - clk2 time tclk1 - clk2 clk1 - ? clk2 - 8 - - ns pol - clk1 time t pol - clk1 pol - or ? clk1 - 6 - - ns notes: 1. input condi tion (vih = 0.7 vdd1, vil = 0.3 vdd1) 2. the value is specified when the drive voltage value reaches the target output voltage level of 90% 3. the value is specified when the drive voltage value reaches the target output voltage level of 6 - bit accuracy. 4. yout load condition vcom = 0.5vdd2 10k w 20k w 20k w 30pf 30pf 30pf yout figure 5. yout load condition
s6c06 78 6 bit 420 channel tft - lcd sour ce driver 18 waveforms (vih = 0.7 vdd1, vil = 0.3 vdd1) clk2 tldt 0.5vdd1 invalid data last data clk1 dxx tclk1-clk2 tsetup1 pwclk(h) invalid data clk2 dio1 input (dio2 input) clk1 y(1:420) 1st last-1 last pwclk(l) vih vil thold1 tplh1 target output voltage 90% target output voltage dxx datpol1 datpol2 pwclk tsetup2 1st data tsetup4 thold2 thold4 dio2 output (dio1 output) tsetup3 hi-z pwclk1 tphl2 tinv tphl1 pol tpol-clk1 figure 6. waveforms
6 bit 420 channel tft - lcd sour ce driver S6C0678 19 relationships betwee n clk1, start pulse (dio1, dio2) and blanking period tldt invalid data clk2 dio1 input (dio2 input) clk1 dxx 1st data 3clk2(min.) nth data n-1th data 2nd data blanking time = min. 5clk2 last data first data in the next line 0.5vdd1 1clk2 hi-z vgma6 - vgma10 vgma1 - vgma5 clk1 pol y 2n-1 :odd number output y 2n :even number output vgma1 - vgma5 vgma1 - vgma5 vgma6 - vgma10 hi-z hi-z hi-z vgma6 - vgma10 figure 7. waveforms


▲Up To Search▲   

 
Price & Availability of S6C0678

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X