technical data KK74HC109A dual j-k flip-flop with set and reset ordering information kk 74hc109an plastic kk 74hc109ad soic t a = -55 t o 125 c for all packages high-performance silicon-gate cmos the kk 74hc109a is identical in pinout to the ls/als109. the devi ce i nput s are com p at i b l e wi t h st andard c m os out put s, wi t h pul l up resistors, they are com p a tible with ls/alsttl outputs. thi s devi ce consi s t s of t w o j-k fl i p -fl ops wi t h i ndi vi dual set , reset , and cl ock i nput s. c h anges at t h e i nput s are refl ect ed at t h e out put s wi t h t h e next l o w-t o -hi gh t r ansi t i on of t h e cl ock. b o t h q t o q out put s are available from each flip-flop. ? outputs directly interf ace to cmos, nmos, and ttl ? operat i ng vol t a ge r a nge: 2.0 t o 6.0 v ? low input c u rrent : 1.0 a ? high noise im m unity characteristic of cmos devices pin assignment logic diagram pin 16=v cc pin 8 = gnd function table input s o u t put s set r eset clock j k q q l h x x x h l h l x x x l h l l x x x h * h * h h l l l h h h h l toggl e h h l h no change h h h h h l h h l x x no change x = don?t care * both outputs will rem a in high as long as set and reset are low, but the output states are unpredi c t a bl e i f set and r e set go hi gh si m u l t a neousl y . 1
KK74HC109A maximum ratings * sym b o l p a r a m e t e r valu e un i t v cc dc suppl y vol t a ge (referenced t o gnd) -0.5 t o +7.0 v v in dc input vol t a ge (referenced t o gnd) -1.5 t o v cc +1.5 v v out dc output voltage (referenced to gnd) -0.5 to v cc +0.5 v i in dc input c u rrent , per pi n 20 ma i out dc out put c u rrent , per pi n 25 ma i cc dc suppl y c u rrent , v cc and gnd pins 50 ma p d po wer dissip a tio n in still air, plastic dip+ soic package+ 750 500 mw tst g st orage tem p erat ure -65 t o +150 c t l lead tem p erat ure, 1 m m from c a se for 10 seconds (plastic dip or soic package) 260 c * m a xi m u m r a t i ngs are t hose val u es bey ond whi c h dam a ge t o t h e devi ce m a y occur. functional operation should be restricted to the reco m m e nded operating conditions. +derat i ng - pl ast i c dip: - 10 m w / c from 65 t o 125 c soic package: : - 7 m w / c from 65 t o 125 c recommended operating conditions sy m bol p a r a m e t e r m i n m a x uni t v cc dc suppl y vol t a ge (referenced t o gnd) 2.0 6.0 v v in , v out dc input vol t a ge, out put vol t a ge (referenced t o gnd) 0 v cc v t a operat i ng tem p erat ure, al l package ty pes -55 +125 c t r , t f input r i se and fal l ti m e (fi gure 1) v cc =2.0 v v cc =4.5 v v cc =6.0 v 0 0 0 1000 500 400 ns thi s devi ce cont ai ns prot ect i on ci rcui t r y t o guard agai ns t dam a ge due t o hi gh st at i c vol t a ges or el ect ri c fi el ds. however, precautions m u st be taken to avoid applications of any voltage highe r than m a xim u m rated voltages to this hi gh-i m pedance ci rcui t . for proper operat i on, v in and v out shoul d be const r ai ned t o t h e range gnd (v in or v out ) v cc . unused i nput s m u st al way s be t i e d t o an appropri a t e l ogi c vol t a ge l e vel (e.g., ei t h er gnd or v cc ). unused out put s m u st be l e ft open. 2
KK74HC109A dc electrical characteristics (voltages referenced to gnd) v cc guaranteed lim it sy m bol p a r a m e t e r test c ondi t i o n s v 25 c to -55 c 85 c 125 c un it v ih m i ni m u m hi gh- level input vol t a ge v out =0.1 v or v cc -0.1 v ? i out ? 20 a 2.0 4.5 6.0 1.5 3.15 4.2 1.5 3.15 4.2 1.5 3.15 4.2 v v il m a x i mu m l o w - level input vol t a ge v out =0.1 v or v cc -0.1 v ? i out ? 20 a 2.0 4.5 6.0 0.3 0.9 1.2 0.3 0.9 1.2 0.3 0.9 1.2 v v oh m i ni m u m hi gh- level out put vol t a ge v in =v ih or v il ? i out ? 20 a 2.0 4.5 6.0 1.9 4.4 5.9 1.9 4.4 5.9 1.9 4.4 5.9 v v in =v ih or v il ? i out ? 4.0 m a ? i out ? 5.2 m a 4.5 6.0 3.98 5.48 3.84 5.34 3.7 5.2 v ol m a x i mu m l o w - level out put vol t a ge v in = v il or v ih ? i out ? 20 a 2.0 4.5 6.0 0.1 0.1 0.1 0.1 0.1 0.1 0.1 0.1 0.1 v v in = v il or v ih ? i out ? 4.0 m a ? i out ? 5.2 m a 4.5 6.0 0.26 0.26 0.33 0.33 0.4 0.4 i in m a xi m u m input leakage current v in =v cc or gnd 6.0 0.1 1.0 1.0 a i cc m a x i mu m q u i e s c e n t suppl y c u rrent (per package) v in =v cc or gnd i out =0 a 6.0 4 . 0 4 0 8 0 a 3
KK74HC109A ac electrical characteristics (c l =50pf,input t r =t f =6.0 ns) v cc guaranteed lim it sym b o l p a r a m e t e r v 25 c to -55 c 85 c 125 c unit f ma x m a xi m u m c l ock frequency (50% dut y c y cl e) (fi gures 1 and 4) 2.0 4.5 6.0 6 30 35 4.8 24 28 4.0 20 24 mh z t plh , t phl m a xi m u m propagat i on del a y , c l ock t o q or q (fi gures 1 and 4) 2.0 4.5 6.0 175 35 30 220 44 37 265 53 45 ns t plh , t phl m a xi m u m propagat i on del a y , set or r e set t o q or q (fi gures 2 and 4) 2.0 4.5 6.0 230 46 39 290 58 49 345 69 59 ns t tlh , t thl m a xi m u m out put transi t i on ti m e , any out put (fi gures 1 and 4) 2.0 4.5 6.0 75 15 13 95 19 16 110 22 19 ns c in m a xi m u m input c a paci t a nce - 10 10 10 pf power di ssi pat i on c a paci t a nce (per fl i p -fl op) typical @25 c,v cc =5.0 v c pd used t o det e rm i n e t h e no-l o ad dy nam i c power consum pt i on: p d =c pd v cc 2 f+i cc v cc 4 0 p f timing requirements (c l =50pf,input t r =t f =6.0 ns) v cc guaranteed lim it sym b o l p a r a m e t e r v 25 c to -5 5 c 85 c 125 c un it t su m i ni m u m set up ti m e , j or k t o c l ock (fi gure 3) 2.0 4.5 6.0 100 20 17 125 25 21 150 30 26 ns t h m i n i mu m h o l d t i me , c l o c k t o j or k (fi gure 3) 2.0 4.5 6.0 5 5 5 5 5 5 5 5 5 ns t rec m i n i mu m r e c o v e r y t i me , s e t o r reset in activ e to clo c k (fi gure 2) 2.0 4.5 6.0 5 5 5 5 5 5 5 5 5 ns t w m i ni m u m pul s e w i dt h, set or r e set (fi gure 2) 2.0 4.5 6.0 80 16 14 100 20 17 12 24 20 ns t w m i ni m u m pul s e w i dt h,c l ock (fi gure 1) 2.0 4.5 6.0 80 16 14 100 20 17 12 24 20 ns t r, t f m a xi m u m input r i se and fal l ti m e s (fi gure 1) 2.0 4.5 6.0 1000 500 400 1000 500 400 1000 500 400 ns 4
KK74HC109A fi gure 1. sw i t chi n g waveforms fi gure 2. sw i t chi n g waveforms fi gure 3. sw i t chi n g waveforms figure 4. test circuit expanded logic diagram 5
KK74HC109A n s u f f i x p l as t i c di p (m s - 0 0 1 b b ) sy m b o l m i n m a x a 18. 67 19. 69 b 6. 1 7 . 1 1 c 5. 33 d 0. 36 0. 56 f 1. 14 1. 78 g h j 0 10 k 2. 92 3. 81 no t e s : l 7. 62 8. 26 1. d i m e n s i o n s ?a ?, ?b ? d o n o t i n cl u d e m o l d f l as h o r p r o t r u s i o n s . m 0. 2 0 . 3 6 m a x i m u m m o l d f l a s h o r p r o t r u s i o n s 0. 25 m m ( 0 . 010) p e r s i d e . n 0. 38 d su f f i x so i c (m s - 0 1 2 a c) sy m b o l m i n m a x a 9. 8 1 0 b 3. 8 4 c 1. 35 1. 75 d 0. 33 0. 51 f 0. 4 1 . 2 7 g h j 0 8 no t e s : k 0. 1 0 . 2 5 1. d i m e n s i o ns a a n d b d o no t i n c l ud e m o l d f l a s h o r p r ot r u s i on . m 0. 19 0. 25 2. m a x i m u m m o l d f l a s h o r p r o t r u s i o n 0. 15 m m ( 0 . 006) p e r s i d e p 5. 8 6 . 2 fo r a ; fo r b ? 0. 25 m m ( 0 . 010) p e r s i d e . r 0. 25 0. 5 5. 72 2. 54 7. 62 1. 27 d i me n s i o n , mm d i me n s i o n , mm a b h c k c m j f m p g d r x 4 5 se a t i n g pl an e 0 . 25 ( 0 . 010 ) m t -t - 1 16 8 9 l h m j a b f g d se a t i n g pl a n e n k 0. 2 5 ( 0 . 010) m t -t - c 1 16 8 9 6
|