![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
hyb39s512400at(l) hyb39s512800at(l) hyb39s512160at(l) 512-mbit synchronous dram sdram data sheet, rev. 1.4, jan. 2006 memory products
edition 2006-01 published by infineon technologies ag, st.-martin-strasse 53, 81669 mnchen, germany ? infineon technologies ag 2006. all rights reserved. attention please! the information herein is given to describe certain co mponents and shall not be considered as a guarantee of characteristics. terms of delivery and rights to technical change reserved. we hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. information for further information on technology , delivery terms and conditions and prices please contact your nearest infineon technologies office ( www.infineon.com ). warnings due to technical requirements components may contain da ngerous substances. for information on the types in question please contact your nearest infineon technologies office. infineon technologies components may only be used in life-support devices or systems with the express written approval of infineon technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safe ty or effectiveness of that device or system. life support devices or systems are intended to be implanted in the hu man body, or to support an d/or maintain and sustain and/or protect human life. if they fail, it is reasonable to assume that the health of the user or other persons may be endangered. template: mp_a4_s_rev321 / 3 / 2005-10-05 hyb39s512400at(l) hyb39s512800at(l) hyb39s512160at(l) revision history: rev. 1.4 2006-01 previous version: rev 1.3 2004-03 page subjects (major cha nges since last revision) all data sheet only for -7.5 and -8 speed we listen to your comments any information within this do cument that you feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the qualit y of this document. please send us your proposal (including a reference to this document) to: techdoc.mp@infineon.com hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram data sheet 4 rev. 1.4, 2006-01 1 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 1.1 features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 1.2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 2 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 2.1 signal pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 2.2 package p-tsopii-54 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.3 block diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3 functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.1 operation definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.2 initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.3 mode register definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.3.1 burst length . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.4 commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.5 operations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.5.1 read and write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.5.2 dqm function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.5.3 suspend mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.5.4 power down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 4 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 4.1 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 4.2 ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 5 timing diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 6 package outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 data sheet 5 rev. 1.4, 2006-01 hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram table 1 performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 table 2 ordering information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 table 3 pin configuration of the sdram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 table 4 truth table: operation command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 table 5 mode register definition (ban[1:0] = 00 b ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 table 6 burst length and sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 table 7 bank selection by address bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 table 8 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 table 9 input and output capacitances . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 table 10 dc characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 table 11 i dd conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 table 12 i dd specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 table 13 ac characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 data sheet 6 rev. 1.4, 2006-01 hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram figure 1 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 figure 2 block diagram for 128m x 4 sdram (13/12/2 addressing) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 figure 3 block diagram for 64m x 8 sdram (13/11/2 addressing) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 figure 4 block diagram for 32m x 16 sdram (13/10/2 addressing) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 figure 5 measurement conditions for t ac and t oh . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 figure 6 bank activate command cycle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 figure 7 burst read operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 figure 8 read interrupted by a read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 figure 9 read to write interval . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 figure 10 minimum read to write interval . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 figure 11 non-minimum read to write interval . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 figure 12 burst write operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 figure 13 write interrupted by a write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 figure 14 write interrupted by a read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 figure 15 burst write with auto-precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 figure 16 burst read with auto-precharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 figure 17 ac parameters for a write timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 figure 18 ac parameters for a read timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 figure 19 mode register set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 figure 20 power on sequence and auto refresh (cbr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 figure 21 clock suspension during burst read cas latency = 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 figure 22 clock suspension during burst read cas latency = 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 figure 23 clock suspension during burst write cas latency = 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 figure 24 clock suspension during burst write cas latency = 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 figure 25 power down mode and clock suspend . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 26 self refresh (entry and exit) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 figure 27 auto refresh (cbr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 figure 28 cas latency = 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 figure 29 cas latency = 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 figure 30 cas latency = 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 figure 31 cas latency = 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 figure 32 cas latency = 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 figure 33 cas latency = 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 figure 34 cas latency = 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 figure 35 cas latency = 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 figure 36 cas latency = 2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 figure 37 full page burst read, cas latency = 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 figure 38 full page burst write, cas latency = 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 figure 39 package outline p-tsopii-54-1 (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 list of figures data sheet 7 rev. 1.4, 2006-01 10082003-l1gd-pvi5 hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram overview 1overview this chapter lists all main features of the produc t family hyb39s512[40/80/ 16]0at(l) and the ordering information. 1.1 features ? fully synchronous to positive clock edge ? 0 to 70 c operating temperature ? four banks controlled by ba0 & ba1 ? programmable cas latency: 2 & 3 ? programmable wrap sequence: sequential or interleave ? programmable burst length: 1, 2, 4, 8 and full page ? multiple burst read with single write operation ? automatic and controlled precharge command ? data mask for read / write control ( 4, 8) ? data mask for byte control ( 16) ? auto refresh (cbr) and self refresh ? power down and clock suspend mode ? 8192 refresh cycles / 64 ms (7.8 ms) ? random column address every clk ( 1-n rule) ? single 3.3 v 0.3 v power supply ? lvttl interface ? plastic packages:p-tsopii-54 400mil width (x4, x8, x16) 1.2 description the hyb 39s512[40/80/16]0at(l) are four ban k synchronous dram?s organized as 4 banks 32mbit 4, 4 banks 16mbit 8 and 4 banks 8mbit 16 respectively. these synchronous devices achieve high speed data transfer rates for cas-latencies by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a sys tem clock. the chip is fabricat ed with infineon?s advanced 0.14 m 512mbit dram process technology. the device is designed to comply with all industry stand ards set for synchronous dram products, both electrically and mechanically. all of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. operating the four memory banks in an interleave fashio n allows random access operation to occur at higher rate than is possible with standard drams. a sequential and gapless data rate is possible depending on burst length, cas latency and speed grade of the device. auto refresh (cbr) and self refresh operation are su pported. these devices op erates with a single 3.3 v 0.3 v power supply. all 512mbit components are housed in p-tsopii-54 packages. table 1 performance part number speed code ?7.5 ?8 unit speed grade pc133?333 pc100?222 ? max. clock frequency @cl3 f ck 133 125 mhz t ck3 7.5 8 ns t ac3 5.4 6 ns @cl2 t ck2 10 10 ns t ac2 66ns hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram overview data sheet 8 rev. 1.4, 2006-01 10082003-l1gd-pvi5 table 2 ordering information type speed grade package description hyb 39s512400at-7.5 pc133-333-520 p-tsop-54-1 (400mil) 133mhz 4b 32m 4 sdram hyb 39s512400at-8 pc100-222-620 p-tsop-54-1 (400mil) 125mhz 4b 32m 4 sdram hyb 39s512800at-7.5 pc133-333-520 p-tsop-54-1 (400mil) 133mhz 4b 16m 8 sdram hyb 39s512800at-8 pc100-222-620 p-tsop-54-1 (400mil) 125mhz 4b 16m 8 sdram hyb 39s512160at-7.5 pc133-333-520 p-tsop-54-1 (400mil) 133mhz 4b 8m 16 sdram hyb 39s512160at-8 pc100-222-620 p-tsop-54-1 (400mil) 125mhz 4b 8m 16 sdram hyb 39s512xx0atl pc100-xxx-620 p-tsop-54-1 (4 00mil) low power vers ions (on request) data sheet 9 rev. 1.4, 2006-01 10082003-l1gd-pvi5 hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram pin configuration 2 pin configuration this chapter contains the pin conf iguration table, the tsop package drawing and the block diagrams. 2.1 signal pin description listed below are the pin configurations sect ions for the various signals of the sdram table 3 pin configuration of the sdram pin type signal polarity function clk input pulse positive edge clock input the system clock input. all of the sdram inputs are sampled on the rising edge of the clock. cke input level active high clock enable activates the clk signal when high and deactivates the clk signal when low, thereby initiating either the power down mode, suspend mode, or the self refresh mode. cs input pulse active low chip select cs enables the command decoder when low and disables the command decoder when high. when the command decoder is disabled, new commands are ignored but previous operations continue. ras cas we input pulse active low command signals when sampled at the positive rising edge of the clock, cas , ras , and we define the command to be executed by the sdram. a0 - a12 input level ? address inputs during a bank activate command cycle, a0-a12 define the row address (ra0-ra12) when sampled at the rising clock edge. during a read or write command cycl e, a0-an define t he column address (ca0-can) when sampled at the risi ng clock edge. can depends upon the sdram organization: 64m x4sdram can = ca9, ca11 (page length = 2048 bits 32m x8sdram can = ca9 (page length = 1024 bits) 16m x16sdram can = ca8 (page length = 512 bits) in addition to the column address, a10 (= ap) is used to invoke the autoprecharge operation at the end of th e burst read or write cycle. if a10 is high, autoprecharge is selected and ba0, ba1 defines the bank to be precharged. if a10 is low, autoprecharge is disabled. during a precharge command cycle, a10 (= ap) is used in conjunction with ba0 and ba1 to control which bank(s ) to precharge. if a10 is high, all four banks will be precharg ed regardless of the st ate of ba0 and ba1. if a10 is low, then ba0 and ba1 are us ed to define which bank to precharge. ba0, ba1 input level ? bank select bank select inputs. bank address inpu ts selects which of the four banks a command applies to. dqx input output level ? data input/output data input/output pins operate in the same manner as on edo or fpm drams. hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram pin configuration data sheet 10 rev. 1.4, 2006-01 10082003-l1gd-pvi5 dqm ldqm udqm input pulse active high data mask the data input/output mask places the dq buffers in a high impedance state when sampled high. in read mode, dqm has a latency of two clock cycles and controls the output buffers like an output enable. in write mode, dqm has a latency of zero and operates as a word mask by allowing input data to be written if it is low but bl ocks the write operat ion if dqm is high. one dqm input is present in x4 and x8 sdrams, ldqm and udqm controls the lower and u pper bytes in x16 sdrams. v dd v ss supply ? ? power and ground power and ground for the input buffers and the core logic (3.3 v) v ddq v ssq supply ? ? power and ground for dqs isolated power supply and ground fo r the output buffers to provide improved noise immunity. nc ? ? ? not connected no internal electrical connection is present. table 3 pin configuration of the sdram (cont?d) pin type signal polarity function data sheet 11 rev. 1.4, 2006-01 10082003-l1gd-pvi5 hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram pin configuration 2.2 package p-tsopii-54 listed below are the pin outs of the tsop packages. figure 1 pin configuration 3 0 0 6 $ $ $ 1 ! ! 0 ! ! ! ! 6 $ $ 6 $ $ 1 $ 1 $ 1 6 3 3 1 $ 1 $ 1 6 $ $ 1 $ 1 $ 1 6 3 3 1 $ 1 6 $ $ , $ 1 - # ! 3 7 % 2 ! 3 # 3 " ! " ! " ! " ! # 3 2 ! 3 7 % # ! 3 . # 6 $ $ . # 6 3 3 1 $ 1 . # 6 $ $ 1 $ 1 . # 6 3 3 1 $ 1 . # 6 $ $ 1 6 $ $ ! ! ! ! ! ! 0 $ 1 6 $ $ 6 $ $ " ! " ! # 3 2 ! 3 7 % # ! 3 . # 6 $ $ . # 6 3 3 1 $ 1 . # 6 $ $ 1 . # . # 6 3 3 1 $ 1 . # 6 $ $ 1 6 $ $ ! ! ! ! ! ! 0 . # 6 3 3 . # ! ! ! ! ! 6 3 3 6 3 3 1 . # $ 1 6 $ $ 1 . # . # 6 3 3 1 . # $ 1 6 $ $ 1 . # 6 3 3 . # # , + $ 1 - # + % ! ! ! ! ! ! # + % $ 1 - # , + . # 6 3 3 . # 6 $ $ 1 $ 1 . # 6 3 3 1 $ 1 . # 6 $ $ 1 $ 1 . # 6 3 3 1 6 3 3 ! ! ! ! ! $ 1 6 3 3 6 3 3 ! ! ! # + % 5 $ 1 - # , + . # 6 3 3 $ 1 6 $ $ 1 $ 1 $ 1 6 3 3 1 $ 1 $ 1 6 $ $ 1 $ 1 $ 1 6 3 3 1 6 3 3 ! ! ! ! ! $ 1 4 3 / 0 ) ) m i l x m i l m m p i t c h - x - x - x hyb39s512[40/80/16]0at(l) 512-mbit synchronous dram pin configuration data sheet 12 rev. 1.4, 2006-01 10082003-l1gd-pvi5 2.3 block diagrams the block diagrams for 8 16 are shown below. ? block diagram for 128m x 4 sdram (13/12/2 addressing) ? block diagram for 64m x 8 sdram (13/11/2 addressing) figure 2 block diagram for 128m x 4 sdram (13/12/2 addressing) 0 3 % 6 0 h p r u \ $ u u d \ % d q n [ % l w 0 h p r u \ $ u u d \ % d q n [ % l w 0 h p r u \ $ u u d \ % d q n [ % l w & |