Part Number Hot Search : 
STZ8100B LF198 20MBXE OPB813S7 2SJ317 IZ4027B 1N5181 UQFP801
Product Description
Full Text Search
 

To Download SI5351A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  preliminary rev. 0.95 8/11 copyright ? 2011 by silicon laboratories SI5351A/b/c this information applies to a product under dev elopment. its characteristics and specifications are s ubject to change without n otice. SI5351A/b/c i 2 c-p rogrammable a ny -f requency cmos c lock g enerator + vcxo features applications description the si5351 is an i 2 c configurable clock generator that is ideally suited for replacing crystals, crystal oscillators, vcxos, phase-locked loops (plls), and fanout buffers in cost-sensitive applications. based on a pll/vcxo + high resolution multisynth fractional divider architecture, the si5351 can generate any frequency up to 160 mhz on each of its outputs with 0 ppm error. three versions of the si5351 are available to meet a wide variety of applications. the SI5351A generates up to 8 free-running clocks using an internal oscillator for replacing crystals and crystal oscillators. the si5351b adds an internal vcxo and provides the flexibility to replace both free-running clocks and synchronous clocks. the si5351b eliminates the need for higher cost, custom pullable crystals while providing reliable operation ov er a wide tuning range. the si5351c offers the same flexibility but synchronizes to an external reference clock (clkin). functional block diagram ? generates up to 8 non-integer-related frequencies from 8 khz to 160 mhz ? i 2 c user definable configuration ? exact frequency synthesis at each output (0 ppm error) ? highly linear vcxo ? optional clock input (clkin) ? low output period jitter: 100 ps pp ? configurable spread spectrum selectable at each output ? operates from a low-cost, fixed frequency crystal: 25 or 27 mhz ? supports static phase offset ? programmable rise/fall time control ? glitchless frequency changes ? separate voltage supply pins: ?? core vdd: 2.5 or 3.3 v ?? output vddo: 1.8, 2.5, or 3.3 v ? excellent psrr eliminates external power supply filtering ? very low power consumption ? adjustable output-output delay ? available in 3 packages types: ?? 10-msop: 3 outputs ?? 24-qsop: 8 outputs ?? 20-qfn (4x4 mm): 8 outputs ? pcie gen 1 compliant ? supports hcsl compatible swing ? hdtv, dvd/blu-ray, set-top box ? audio/video equipment, gaming ? printers, scanners, projectors ? residential gateways ? networking/communication ? servers, storage ? xo replacement SI5351A multi synth n n = 2 or 7 i 2 c ssen oeb multi synth 0 multi synth 1 si5351b pll vc vcxo i 2 c ssen oeb multi synth 0 multi synth 1 multi synth 2 multi synth 3 multi synth 4 multi synth 5 multi synth 6 multi synth 7 si5351c plla clkin pllb i 2 c intr oeb multi synth 0 multi synth 1 multi synth 2 multi synth 3 multi synth 4 multi synth 5 multi synth 6 multi synth 7 xa xb osc xa xb osc pllb plla xa xb osc ordering information: see page 66 10-msop 24-qsop 20-qfn free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 2 preliminary rev. 0.95 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 3 t able of c ontents section page 1. electrical specificat ions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4 2. detailed block diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9 3. functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 3.1. input stage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 3.2. synthesis stages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.3. output stage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.4. spread spectrum . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 3.5. control pins (oeb, ssen) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 4. i2c interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 5. configuring the si5351 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16 5.1. writing a custom configuration to ram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 5.2. si5351 application examples . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5.3. replacing crystals and cr ystal oscillators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5.4. replacing crystals, cr ystal oscillators, and vcxos . . . . . . . . . . . . . . . . . . . . . . . .19 5.5. replacing crystals, cr ystal oscillators, and plls . . . . . . . . . . . . . . . . . . . . . . . . . . 19 5.6. replacing a crystal with a clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.7. hcsl compatible outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 6. design considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.1. power supply decoupling/filtering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.2. power supply sequencing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.3. external crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.4. external crystal load c apacitors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.5. unused pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.6. trace characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 7. register map summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 8. register descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .25 9. SI5351A pin descriptions ( 20-pin qfn, 24-pin qsop) . . . . . . . . . . . . . . . . . . . . . . . . . . 62 10. si5351b pin descriptions (20-pin qfn, 24-pin qsop) . . . . . . . . . . . . . . . . . . . . . . . . . 63 11. si5351c pin descriptions (20-pin qfn, 24-pin qsop) . . . . . . . . . . . . . . . . . . . . . . . . . 64 12. SI5351A pin descriptions ( 10-pin msop) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 13. ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .66 14. package outline (24-pin qsop) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67 15. package outline (20-pin qfn) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 16. package outline (10-pin msop) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 document change list . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 contact information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .72 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 4 preliminary rev. 0.95 1. electrical specifications table 1. recommended operating conditions parameter symbol test condition min typ max unit ambient temperature t a ?402585c core supply voltage v dd 3.0 3.3 3.60 v 2.25 2.5 2.75 v output buffer voltage v ddox 1.71 1.8 1.89 v 2.25 2.5 2.75 v 3.0 3.3 3.60 v notes: all minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. typical values apply at nominal supply voltages and an operating temperature of 25 c unless otherwise noted. vdd and vddox can be operated at independent voltages. power supply sequencing for vdd and vddox requires that both voltage rails are powered at the same time. table 2. dc characteristics (v dd = 2.5 v 10%, or 3.3 v 10%, t a = ?40 to 85 c) parameter symbol test condition min typ max unit core supply current i dd enabled 3 outputs ? 22 35 ma enabled 8 outputs ? 27 45 ma power down (pdn = v dd )? ? 20 a output buffer supply current (per output)* i ddox c l =5pf ? 2.2 5 ma input current i clkin clkin, sda, scl vin < 3.6 v ??10 a i vc vc ? ? 30 a output impedance z o 8 ma output drive current. see "6. design consider- ations" on page 21. ?85? ? *note: output clocks less than or equal to 100 mhz. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 5 table 3. ac characteristics (v dd = 2.5 v 10%, or 3.3 v 10%, t a = ?40 to 85 c) parameter symbol test condition min typ max unit power-up time t rdy from v dd =v ddmin to valid output clock, c l =5pf, f clkn >1mhz ?110ms output enable time t oe from oeb pulled low to valid clock output, c l =5pf, f clkn >1mhz ??10 s output phase offset p step ? 333 ? ps/step spread spectrum frequency deviation ss dev down spread ?0.1 ? ?2.5 % center spread 0.1 ? 1.5 % spread spectrum modulation rate ss mod 30 31.5 33 khz vcxo specifications (si5351b only) vcxo control voltage range vc 0 v dd /2 v dd v vcxo gain (configurable) kv vc = 10?90% of v dd , v dd = 3.3 v 18 ? 150 ppm/v vcxo control voltage linearity kvl vc = 10?90% of v dd ?5 ? +5 % vcxo pull range (configurable) pr v dd = 3.3 v* 30 0 240 ppm vcxo modulation bandwidth ? 10 ? khz *note: contact silicon labs for 2.5 v vcxo operation. table 4. input clock characteristics (v dd = 2.5 v 10%, or 3.3 v 10%, t a = ?40 to 85 c) parameter symbol test condition min typ max units clkin input low voltage v il ?0.1 ? 0.3 x v dd v clkin input high voltage v ih 0.7 x v dd ?3.60 v clkin frequency range f clkin 10 ? 100 mhz free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 6 preliminary rev. 0.95 table 5. output clock characteristics (v dd = 2.5 v 10%, or 3.3 v 10%, t a =?40 to 85c) parameter symbol test condition min typ max units frequency range f clk 0.008 ? 160 mhz load capacitance c l ?515pf duty cycle dc measured at v dd /2, f clk =50mhz 45 50 55 % rise/fall time t r 20%?80%, c l =5pf, drive strength = 8 ma 0.5 1 1.5 ns t f 0.5 1 1.5 ns output high voltage v oh c l =5pf v dd ? 0.6 ? ? v output low voltage v ol ??0.6v period jitter j per measured over 10k cycles ? 35 100 ps pk-pk period jitter vcxo j per_vcxo ? 60 110 ps pk-pk cycle-to-cycle jitter j cc measured over 10k cycles ?3090ps pk cycle-to-cycle jitter vcxo j cc_vcxo ?5095ps pk rms phase jitter j rms 12 khz?20 mhz ? 3.5 11 ps rms rms phase jitter vcxo j rms_vcxo ? 8.5 18.5 ps rms table 6. crystal requirements 1,2 parameter symbol min typ max unit crystal frequency f xtal 25 ? 27 mhz load capacitance c l 6?12pf equivalent series resistance r esr ??150 ? crystal max drive level d l ??100w notes: 1. crystals which require load capacitances of 6, 8, or 10 pf should use the device?s internal load capacitance for optimum performance. see register 183 bits 7:6. a crystal with a 12 pf lo ad capacitance requirement should use a combination of the internal 10 pf load capacitors in addition to external 2 pf load capacitors. 2. refer to ?an551: crystal selection guide? for more details. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 7 table 7. i 2 c specifications (scl,sda) 1 parameter symbol test condition standard mode 100 kbps fast mode 400 kbps unit min max min max low level input voltage v ili2c ?0.5 0.3 x v ddi2 c ?0.5 0.3 x v ddi2c 2 v high level input voltage v ihi2c 0.7 x v ddi2 c 3.63 0.7 x v ddi2c 2 3.63 v hysteresis of schmitt trigger inputs v hys ?? 0.1 ?v low level output voltage (open drain or open collector) at 3 ma sink current v oli2c 2 v ddi2c 2 = 2.5/3.3 v 0 0.4 0 0.4 v v ddi2c 2 = 1.8 v ? ? 0 0.2 x v ddi2c v input current i ii2c ?10 10 ?10 10 a capacitance for each i/o pin c ii2c v in = ?0.1 to v ddi2c ?4 ? 4pf i 2 c bus timeout t to timeout enabled 25 35 25 35 ms notes: 1. refer to nxp?s um10204 i 2 c-bus specification and user manual, revi sion 03, for further details, go to: www.nxp.com/acrobat_downl oad/usermanuals/um10204_3.pdf . 2. only i 2 c pullup voltages (vddi2c) of 2. 25 to 3.63 v are supported. table 8. thermal characteristics parameter symbol test cond ition package value unit thermal resistance junction to ambient ? ja still air 10-msop 131 c/w 24-qsop 80 c/w 20-qfn 51 c/w thermal resistance junction to case ? jc still air 10-msop 43 c/w 24-qsop 31 c/w 20-qfn 16 c/w free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 8 preliminary rev. 0.95 table 9. absolute maximum ratings 1 parameter symbol test condition value unit dc supply voltage v dd_max ?0.5 to 3.8 v input voltage v in_clkin clkin, scl, sda ?0.5 to 3.8 v v in_vc vc ?0.5 to (vdd+0.3) v v in_xa/b pins xa, xb ?0.5 to 1.3 v v junction temperature t j ?55 to 150 c soldering temperature (pb-free profile) 2 t peak 260 c soldering temperature time at tpeak (pb-free profile) 2 t p 20?40 sec notes: 1. permanent device damage may occur if the absolute maximum ratings are exceeded. functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. the device is compliant with jedec j-std-020. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 9 2. detailed block diagrams figure 1. block diagrams of 3-output and 8-output SI5351A devices pll b pll a sda scl osc xa xb vddo r0 r1 clk0 clk1 r2 clk2 multisynth 0 multisynth 1 multisynth 2 vdd gnd 10-msop SI5351A 3-output r0 r1 clk0 clk1 vddoa r2 r3 clk2 clk3 vddob r4 r5 clk4 clk5 vddoc r6 r7 clk6 clk7 vddod multisynth 0 multisynth 1 multisynth 2 multisynth 3 multisynth 4 multisynth 5 multisynth 6 multisynth 7 vdd gnd 20-qfn, 24-qsop scl a0 sda control logic oeb ssen i 2 c interface SI5351A 8-output i 2 c interface pll b pll a osc xa xb free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 10 preliminary rev. 0.95 figure 2. block diagrams of si5351b and si5351c 8-output devices osc xa xb pll vcxo r0 r1 clk0 clk1 vddoa r2 r3 clk2 clk3 vddob r4 r5 clk4 clk5 vddoc r6 r7 clk6 clk7 vddod multisynth 0 multisynth 1 multisynth 2 multisynth 3 multisynth 4 multisynth 5 multisynth 6 multisynth 7 vc vdd gnd si5351b scl sda control logic oeb ssen i 2 c interface 20-qfn, 24-qsop r0 r1 clk0 clk1 vddoa r2 r3 clk2 clk3 vddob r4 r5 clk4 clk5 vddoc r6 r7 clk6 clk7 vddod multisynth 0 multisynth 1 multisynth 2 multisynth 3 multisynth 4 multisynth 5 multisynth 6 multisynth 7 vdd gnd si5351c pll a pll b xa xb osc clkin scl sda control logic intr oeb i 2 c interface 20-qfn, 24-qsop free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 11 3. functional description the si5351 is a versatile i 2 c programmable clock generator that is ideally suited for replacing crystals, crystal oscillators, vcxos, plls, and buffers. a block diagram sho wing the general architecture of the si5351 is shown in figure 3. the device consists of an input sta ge, two synthesis stages, and an output stage. the input stage accepts an external crystal (xtal), a clock input (clkin), or a control voltage input (vc) depending on the version of the device (a/b/c). the first stage of synthesis multiplies the input frequencies to an high-frequency intermediate clock, while the second stage of synthesis uses high resolu tion multisynth fractional dividers to generate the desired output frequencies. additional integer division is provided at the output stage for generating output frequencies as low as 8 khz. crosspoint switches at each of the syn thesis stages allows total flexibility in routing any of t he inputs to any of the outputs. because of this high resolution and flexible synthes is architecture, the si5351 is capable of generating synchronous or free-running non-integer related clock fre quencies at each of its out puts, enabling one device to synthesize clocks for multiple clock domains in a design. figure 3. si5351 block diagram 3.1. input stage 3.1.1. crystal inputs (xa, xb) the si5351 uses a fixed-frequency stan dard at-cut crystal as a reference to the internal oscillator. the output of the oscillator can be used to provid e a free-running reference to one or both of the pl ls for generating asynchronous clocks. th e output frequency of the osc illator will operate at the crysta l frequency, either 25 mhz or 27 mhz. the crystal is also used as a reference to the vcxo to help maintain its frequency accuracy. internal load capacitors (c l ) are provided to eliminate the need for exte rnal components when connecting a crystal to the si5351. options for internal load capacitors are 6, 8, or 10 pf. crystals with alternate load capacitance requirements are supported using additional external load capacitors as shown in figure 4. refer to application note an551 for crystal recommendations. figure 4. external xtal with optional load capacitors input stage synthesis stage 1 pll b (vcxo) pll a (ssc) vc vcxo xa xb osc xtal clkin div multi synth 0 multi synth 1 multi synth 2 multi synth 3 multi synth 4 multi synth 5 multi synth 6 multi synth 7 synthesis stage 2 r0 r1 r2 r3 r4 r5 r6 r7 output stage clk0 clk1 vddoa clk2 clk3 vddob clk4 clk5 vddoc clk6 clk7 vddod xa xb selectable internal load capacitors 6 pf, 8 pf, 10 pf c l c l c l optional additional external load capacitors (< 2 pf) c l free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 12 preliminary rev. 0.95 3.1.2. external clock input (clkin) the external clock input is used as a clock reference for the plls when generating synchronous clock outputs. clkin can accept any frequency from 10 to 100 mhz. a divider at the input stage limits the pll input frequency to 30 mhz. 3.1.3. voltage control input (vc) the vcxo architecture of the si5350b eliminates the ne ed for an external pullable crystal. only a standard, low- cost, fixed-frequency (25 or 27 mh z) at-cut crystal is required. the tuning range of the vcxo is configurable allowing for a wide variety of applications. key advantages of the vcxo design in the si5351 include high linearity, a wi de operating range (linear from 10 to 90% of vdd), and reliable startup and operation. refer to table 3 on page 5 for vcxo specification details. a unique feature of the si5351b is its ability to generate multiple output frequencies contro lled by the same control voltage applied to the vc pin. this replaces multiple plls or vcxos that would normally be locked to the same reference. an example is illust rated in figure 9 on page 15. 3.2. synthesis stages the si5351 uses two stages of synthesis to generate its final output clocks. the first stage uses plls to multiply the lower frequency input references to a high-frequ ency intermediate clock. the second stage uses high- resolution multisynth fractional dividers to generate frequencies in the range of 1 mhz to 100 mhz. it is also possible to generate two unique frequencies up to 160 mhz on two or more of the outputs. a crosspoint switch at the input of the first stage allows each of the plls to lock to the clkin or the xtal input. this allows each of the plls to lock to a different source for generating independent free-running and synchronous clocks. alternatively, both plls could lock to the same source. the cro sspoint switch at the input of the second stage allows any of the multisynth dividers to connect to plla or pllb. this flexible synthesis architecture allows any of the outputs to generate synchronous or non-synchronous clocks, with spread spectrum or without spread spectrum, and with the flexibility of generating non- integer related clock freq uencies at each output. since the vcxo already generates a high-frequency intermedia te clock, it is fed directly into the second stage of synthesis. the multisynth high-resolutio n dividers synthesize the vcxo center frequency to any frequency in the range of ~391 khz to 160 mhz. the center frequency is then controlled (or pulled) by the vc input. an interesting feature of the si5351 is that the vcxo output can be ro uted to more than one multisynth divider. this creates a vcxo with multiple output frequencies contro lled from one vc input as shown in figure 5. frequencies down to 8 khz can be generated by applyin g the r divider at the outp ut of the multisynth (see figure 5 below). figure 5. using the si5351 as a multi-output vcxo 3.3. output stage an additional level of division (r) is available at the ou tput stage for generating clocks as low as 8 khz. all output drivers generate cmos level outputs with separate output voltage supply pins (vddox) allowing a different voltage signal level (1.8, 2.5, or 3.3 v) at each of the four 2-output banks. clk0 vc multi synth 2 clk1 clk2 additional multisynths can be ?linked? to the vcxo to generate additional clock frequencies xa xb osc vcxo multi synth 1 multi synth 0 control voltage fixed frequency crystal (non-pullable) the clock frequency generated from clk0 is controlled by the vc input r2 r1 r0 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 13 3.4. spread spectrum spread spectrum can be enabled on any of the clock output s that use plla as its reference. spread spectrum is useful for reducing electromagnetic interference (emi). e nabling spread spectrum on an output clock modulates its frequency, which effectively reduces the overall amplit ude of its radiated energy. see ?an554: si5350/51 pcb layout guide? for details. note that spread spectrum is not available on cl ocks synchronized to pllb or to the vcxo. the si5351 supports several levels of spread spectrum allowing the designer to chose an ideal compromise between system performance and emi compliance. figure 6. available spread spectrum profiles 3.5. control pins (oeb, ssen) the si5351 offers control pins for enabling/disabling clock outputs and spread spectrum. 3.5.1. output enable (oeb) the output enable pin allows enabling or disabling outputs clocks. output clocks are enabled when the oeb pin is held low, and disabled when pulled high. when disabled, the output state is configurable as disabled high, disabled low, or disabled in high-impedance. the output enable control circuitry ensures glitchless operati on by starting the output clock cycle on the first leading edge after oeb is pulled low. when o eb is pulled high, the clock is allowed to complete its fu ll clock cycle before going into a disabled state. 3.5.2. spread spectr um enable (ssen)?si53 51a and si 5351b only this control pin allows disa bling the spread spectrum feature for all outputs that were configured with spread spectrum enabled. hold ssen low to disable spread spectrum. the ssen pin provides a convenient method of evaluating the effect of using spread spectrum clocks during emi compliance testing. f c reduced amplitude and emi down spread f c reduced amplitude and emi center spread f c no spread spectrum center frequency amplitude free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 14 preliminary rev. 0.95 4. i 2 c interface many of the functions and features of the si5351 are controlled by reading and writing to the ram space using the i 2 c interface. the following is a list of the common features that are controllable through the i 2 c interface. a summary of register function s is shown in section 7. ? read status indicators ?? loss of signal (los) for the clkin input ?? loss of lock (lol) for plla and pllb ? configuration of multiplication and divider values for the plls, multisynth dividers ? configuration of the spread spectrum profile (down or center spread, modulation percentage) ? control of the cross point switch selection for each of the plls and multisynth dividers ? set output clock options ?? enable/disable for each clock output ?? invert/non-invert for each clock output ?? output divider values (2 n , n=1.. 7) ?? output state when disabled (stop hi, stop low, hi-z) ?? output phase offset the i 2 c interface operates in slave mode with 7-bit address ing and can operate in standard-mode (100 kbps) or fast-mode (400 kbps) and supports burst data transfer with auto address increments. the i 2 c bus consists of a bidirectional serial data line (sda ) and a serial clock input (scl) as shown in figure 7. both the sda and scl pins must be connected to the vdd supply via an external pull-up as recommended by the i 2 c specification. figure 7. i 2 c and control signals the 7-bit device (slave) address of t he si5351 consist of a 6-bit fixed addres s plus a user selectable lsb bit as shown in figure 8. the lsb bit is selectable as 0 or 1 us ing the optional a0 pin which is useful for applications that require more than one si5351 on a single i 2 c bus. figure 8. si5351 i 2 c slave address data is transferred msb first in 8-bit words as specified by the i 2 c specification. a write command consists of a 7- bit device (slave) address + a write bit, an 8-bit register ad dress, and 8 bits of data as shown in figure 9. a write burst operation is also shown where every additional data word is written using to an auto-incremented address. scl vdd sda i 2 c bus intr a0 i 2 c address select: pull-up to vdd (a0 = 1) pull-down to gnd (a0 = 0) si5351 > 1k > 1k 4.7 k slave address 1 1 0 0 0 0 0/1 a0 0 1 2 3 4 5 6 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 15 figure 9. i 2 c write operation a read operation is performed in two stages. a data writ e is used to set the register address, then a data read is performed to retrieve the data from the set address. a read burst operation is also supported. this is shown in figure 10. figure 10. i 2 c read operation ac and dc electrical specifications for the scl and sda pins are shown in table 7. the timing specifications and timing diagram for the i 2 c bus is compatible with the i 2 c-bus standard. sda timeout is supported for compatibility with smbus interfaces. 1 ? read 0 ? write a ? acknowledge (sda low) n ? not acknowledge (sda high) s ? start condition p ? stop condition from slave to master from master to slave write operation ? single byte s 0 a reg addr [7:0] slv addr [6:0] a data [7:0] p a write operation - burst (auto address increment) reg addr +1 s 0 a reg addr [7:0] slv addr [6:0] a data [7:0] a data [7:0] p a 1 ? read 0 ? write a ? acknowledge (sda low) n ? not acknowledge (sda high) s ? start condition p ? stop condition from slave to master from master to slave read operation ? single byte s 0 a reg addr [7:0] slv addr [6:0] a p read operation - burst (auto address increment) reg addr +1 s 1 a slv addr [6:0] data [7:0] p n s 0 a reg addr [7:0] slv addr [6:0] a p s 1 a slv addr [6:0] data [7:0] a p n data [7:0] free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 16 preliminary rev. 0.95 5. configuring the si5351 the si5351 is a highly flexible clock generator which is entirely conf igurable through its i 2 c interface. the device?s default configuration is stored in non-volatile memory (nvm) as shown in figure 11. the nvm is a one time programmable memory (otp) which can store a custom user co nfiguration at power-up. this is a useful feature for applications that need a clock present at power- up (e.g., for providing a clock to a processor). figure 11. si5351 memory configuration during a power cycle the contents of the nvm are copied into random access memory (ram), which sets the device configuration that will be us ed during normal operation. any change s to the device c onfiguration after power-up are made by reading and writing to registers in the ram space through the i 2 c interface. a detailed register map is shown in section "8. register descriptions" on page 25. 5.1. writing a custom configuration to ram to simplify device configuration, silic on labs has released the clockbuilder desktop. the soft ware serves two purposes: to configure the si5351 with optimal configuratio n based on the desired frequencies and to control the evb when connected to a host pc. the optimal configuration can be save d from the software in text files that can be used in any system, which configures the device over i 2 c. clockbuilder desktop ca n be downloaded from www.silabs.com/clockbuilder and runs on windows xp, windows vista, and windows 7. once the configuration file has been saved, the device can be programmed via i 2 c by following the steps shown in figure 12. power-up i 2 c ram nvm (otp) default config free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 17 figure 12. i 2 c programming procedure disable outputs set clkx_dis high; reg. 3 = 0xff powerdown all output drivers reg. 16, 17, 18, 19, 20, 21, 22, 23 = 0x80 set interrupt masks (see register 2 description) write new configuration to device using the contents of the register map generated by clockbuilder desktop . this step also powers up the output drivers. (registers 15-92 and 149-170) apply plla and pllb soft reset reg. 177 = 0xac enable desired outputs (see register 3) use clockbuilder desktop v3.1 or later register map free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 18 preliminary rev. 0.95 5.2. si5351 appl ication examples the si5351 is a versatile clock generator which serves a wide variety of applications. the following examples show how it can be used to replace crystals, crystal oscillators, vcxos, and plls. 5.3. replacing crystals and crystal oscillators using an inexpensive external crystal, the SI5351A can generate up to 8 different free-running clock frequencies for replacing crystals and crystal oscillators. a 3-output ve rsion packaged in a small 10-msop is also available for applications that require fewer clocks. an example is shown in figure 13. figure 13. using the SI5351A to replace multiple crystals, crystal oscillators, and plls 48 mhz usb controller 28.322 mhz 125 mhz video/audio processor 74.25/1.001 mhz 24.576 mhz osc xa xb clk0 clk1 clk2 clk3 clk4 clk5 pll multi synth 0 multi synth 1 multi synth 2 74.25 mhz 27 mhz SI5351A multi synth 3 multi synth 4 multi synth 5 multi synth 7 hdmi port ethernet phy multi synth 6 22.5792 mhz clk6 33.3333 mhz clk7 cpu note : SI5351A replaces crystals, xos, and plls. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 19 5.4. replacing crystals, cr ystal oscillators, and vcxos the si5351b combines free-running clock generation and a vcxo in a single packag e for cost sensitive video applications. an example is shown in figure 14. figure 14. using the si5351b to replace crystals, crystal oscillators, vcxos, and plls 5.5. replacing crystals, cr ystal oscillators, and plls the si5350c generates synchronous clocks for applications that require a fully integrated pll instead of a vcxo. because of its dual pll architecture, the si5351c is capable of generating both synchronous and free-running clocks. an example is shown in figure 15. figure 15. using the si5351c to replace crystals, crystal oscillators, and plls ethernet phy usb controller hdmi port 28.322 mhz 48 mhz 125 mhz video/audio processor 74.25/1.001 mhz 24.576 mhz osc xa xb clk0 clk1 clk2 clk3 clk4 clk5 pll vcxo multi synth 0 multi synth 1 multi synth 2 74.25 mhz vc 27 mhz si5351b multi synth 3 multi synth 4 multi synth 5 free-running clocks synchronous clocks note: f bw = 10 khz ethernet phy usb controller hdmi port 28.322 mhz 48 mhz 125 mhz video/audio processor 74.25/1.001 mhz 24.576 mhz osc xa xb clk0 clk1 clk2 clk3 clk4 clk5 pll pll multi synth 0 multi synth 1 multi synth 2 74.25 mhz clkin 25 mhz si5351c multi synth 3 multi synth 4 multi synth 5 54 mhz free-running clocks synchronous clocks free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 20 preliminary rev. 0.95 5.6. replacing a cr ystal with a clock the si5351 can be driven with a clock signal through the xa input pin. figure 16. si5351 driven by a clock signal 5.7. hcsl compatible outputs the si5351 can be configured to support hcsl compatible swing when the vddo of the output pair of interest is set to 2.5 v (i.e., vddoa must be 2.5 v when using clk0/1; vddob must be 2.5 v for clk2/3 and so on). the circuit in the figure below must be applied to each of the two clocks used, and one of the clocks in the pair must also be inverted to generate a differential pair. see register setting clkx_inv. figure 17. si5350c output is hcsl compatible multi synth n multi synth 0 multi synth 1 pllb plla xa xb osc v in = 1 v pp 25/27 mhz note: float the xb input while driving the xa input with a clock 0.1 f multi synth n multi synth 0 multi synth 1 pllb plla osc note: the complementary -180 degree out of phase output clock is generated using the inv function r 1 511 ? 240 ? r 2 z o = 70 ? 0 ? hcsl clkin r 1 511 ? 240 ? r 2 z o = 70 ? 0 ? free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 21 6. design considerations the si5351 is a self-contained clock generator that requi res very few external components. the following general guidelines are recommended to ensure optimum performance. refer to ?an554: si5350/51 pcb layout guide? for additional layout recommendations. 6.1. power supply decoupling/filtering the si5351 has built-in power supply filtering circuitr y and extensive internal low drop out (ldo) voltage regulators to help minimize the number of external by pass components. all that is recommended is one 0.1 f decoupling capacitor per power supply pin. this capaci tor should be mounted as close to the vdd and vddox pins as possible without using vias. 6.2. power supply sequencing the vdd and vddox (i.e., vddo0, v ddo1, vddo2, vddo3) power supply pins have been separated to allow flexibility in output signal levels. if a minimum output-to- output skew is important, then all vddox must be applied before vdd. unused vddox pins should be tied to vdd. 6.3. external crystal the external crystal should be mounted as close to th e pins as possible using short pcb traces. the xa and xb traces should be kept away from other high-speed signal traces. see ?an5 51: crystal selection guide? for more details. 6.4. external crystal load capacitors the si5351 provides the option of using internal and external crystal load capacitors. if internal load capacitance is insufficient, capaci tors of value < 2 pf may be used to increased equivalent load capacitance. if external load capacitors are used, they should be placed as close to the xa/xb pads as possible. see an554 for more details. 6.5. unused pins unused voltage control pin should be tied to gnd. unused clkin pin should be tied to gnd. unused xa/xb pins should be left fl oating. refer to "5.6. replacing a crys tal with a clock" on pa ge 20 when using xa as a clock input pin. unused output pins (clk0?clk7) should be left floating. unused vddox pins should be tied to vdd. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 22 preliminary rev. 0.95 6.6. trace characteristics the SI5351A/b/c features various output current drives ranging from 2 to 8 ma (default). it is recommended to configure the trace characteristics as shown in figu re 18 when an output drive setting of 8 ma is used. figure 18. recommended trace characteristics with 8 ma drive strength setting note: jitter is only specified at 6 and 8 ma drive strength. z o = 85 ohms length = no restrictions clk (optional resistor for emi management) r = 0 ohms free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 23 7. register map summary the following is a summary of the register map used to read status, control, and configure the si5351. register 7 6 5 4 3 2 1 0 0 sys_init lol_b lol_a los revid[1:0] 1 syscal_ stky los_b_ stky lol_a_ stky los_ stky 2 syscal_ mask los_b_ mask lol_a _ mask los_ mask 3 clk7_en clk6_en clk5_en clk4_en clk3_en clk2_en clk1_en clk0_en 4?8 reserved 9 oeb_clk7 oeb_clk6 oeb_clk5 oeb_clk4 oeb_clk3 oeb_clk2 oeb_clk1 oeb_clk0 10?14 reserved 15 0 0 0 0 pllb_src plla_src 0 0 16 clk0_pdn ms0_int ms0_src clk0_inv clk0_src[1:0] clk0_idrv[1:0] 17 clk1_pdn ms1_int ms1_src clk1_inv clk1_src[1:0] clk1_idrv[1:0] 18 clk2_pdn ms2_int ms2_src clk2_inv clk2_src[1:0] clk2_idrv[1:0] 19 clk3_pdn ms3_int ms3_src clk3_inv clk3_src[1:0] clk3_idrv[1:0] 20 clk4_pdn ms4_int ms4_src clk4_inv clk4_src[1:0] clk4_idrv[1:0] 21 clk5_pdn ms5_int ms5_src clk5_inv clk5_src[1:0] clk5_idrv[1:0] 22 clk6_pdn fba_int ms6_src clk6_inv clk6_src[1:0] clk6_idrv[1:0] 23 clk7_pdn fbb_int ms6_src clk7_inv clk7_src[1:0] clk7_idrv[1:0] 24 clk3_dis_state clk2_dis_state clk1_dis_state clk0_dis_state 25 clk7_dis_state clk6_dis_state clk5_dis_state clk4_dis_state 26?41 pll, multisynth, and output clock delay offset configuration registers. use clockbuilder desktop software to determine these register values. 42 ms0_p3[15:8] 43 ms0_p3[7:0] 44 r0_div[2:0] ms0_p1[17:16] 45 ms0_p1[15:8] 46 ms0_p1[7:0] 47 ms0_p3[19:16] ms0_p2[19:16] 48 ms0_p2[15:8] 49 ms0_p2[7:0] 50 ms1_p3[15:8] 51 ms1_p3[7:0] 52 r1_div[2:0] ms1_p1[17:16] 53 ms1_p1[15:8] 54 ms1_p1[7:0] 55 ms1_p3[19:16] ms1_p2[19:16] 56 ms1_p2[15:8] 57 ms1_p2[7:0] 58 ms2_p3[15:8] 59 ms2_p3[7:0] 60 r2_div[2:0] ms2_p1[17:16] 61 ms2_p1[15:8] 62 ms2_p1[7:0] 63 ms2_p3[19:16] ms2_p2[19:16] 64 ms2_p2[15:8] 65 ms2_p2[7:0] free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 24 preliminary rev. 0.95 66 ms3_p3[15:8] 67 ms3_p3[7:0] 68 r3_div[2:0] ms3_p1[17:16] 69 ms3_p1[15:8] 70 ms3_p1[7:0] 71 ms3_p3[19:16] ms3_p2[19:16] 72 ms3_p2[15:8] 73 ms3_p2[7:0] 74 ms4_p3[15:8] 75 ms4_p3[7:0] 76 r4_div[2:0] ms4_p1[17:16] 77 ms4_p1[15:8] 78 ms4_p1[7:0] 79 ms4_p3[19:16] ms4_p2[19:16] 80 ms4_p2[15:8] 81 ms4_p2[7:0] 82 ms5_p3[15:8] 83 ms5_p3[7:0] 84 r5_div[2:0] ms5_p1[17:16] 85 ms5_p1[15:8] 86 ms5_p1[7:0] 87 ms5_p3[19:16] ms5_p2[19:16] 88 ms5_p2[15:8] 89 ms5_p2[7:0] 90 ms6_p1[7:0] 91 ms7_p1[7:0] 92 r7_div[2:0] r6_div[2:0] 93?164 pll, multisynth, and output clock delay offset configuration registers. use clockbuilder desktop software to determine these register values. 165 clk0_phoff[7:0] 166 clk1_phoff[7:0] 167 clk2_phoff[7:0] 168 clk3_phoff[7:0] 189 clk4_phoff[7:0] 170 clk5_phoff[7:0] 173?176 reserved 177 pllb_rst plla_rst 178?182 reserved 183 xtal_cl 184?255 reserved register 7 6 5 4 3 2 1 0 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 25 8. register descriptions reset value = 0000 0000 register 0. device status bitd7d6d5d4d3d2d1d0 name sys_init lol_b lol_a los revid[1:0] type rrrrrr r bit name function 7sys_init system initialization status. during power up the device copies the content of the nvm into ram and performs a system initialization. the device is not operational until initializ ation is complete. it is not recom- mended to read or write registers in ram through the i 2 c interface until initialization is com- plete. an interrupt will be triggered (intr pin = 0, si5351c only) during the system initialization period. 0: system initialization is complete. device is ready. 1: device is in syst em initialization mode. 6lol_b pllb loss of lock status. SI5351A/c only. pllb will operate in a locked st ate when it has a valid reference from clkin or xtal. a loss of lock will occur if the frequ ency of the reference cl ock forces the pll to operate outside of its lock range as specified in table 3, or if the reference clock fails to meet the minimum requirements of a va lid input signal as specified in table 4. an interrupt will be triggered (intr pin = 0, si5351c) during a lol condition. 0: pll b is locked. 1: pll b is unlocked. when the device is in th is state it will trigger an interrupt causing the intr pin to go low (si5351c only). 5lol_a pll a loss of lock status. pll a will operate in a locked state when it has a valid reference from clkin or xtal. a loss of lock will occur if the frequency of the reference clock forces the pll to oper ate outside of its lock range as specified in table 3, or if the reference cl ock fails to meet the minimum requirements of a valid input si gnal as specified in table 4 . an interrupt will be triggered (intr pin = 0, si5351c only) during a lol condition. 0: pll a is operating normally. 1: pll a is unlocked. when the device is in th is state it will trigger an interrupt causing the intr pin to go low (si5351c only). 4los clkin loss of signal (si5351c only). a loss of signal status indicates if the refere nce clock fails to meet the minimum requirements of a valid input signal as specified in tabl e 4. an interrupt will be triggered (intr pin = 0, si5351c only) during a los condition. 0: valid clock signal at the clkin pin. 1: loss of signal detected at the clkin pin. 3:2 reserved leave as default. 1:0 revid[1:0] revision id. device re vision number. set at the factory. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 26 preliminary rev. 0.95 reset value = 0000 0000 register 1. interrupt status sticky bit d7 d6 d5 d4 d3d2d1d0 name sys_init_stky lol_b_stky lol_a_stky los_stky type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 sys_init_stky system calibration st atus sticky bit. the sys_init_stky bit is trig gered when the sys_init bit (reg ister 0, bit 7) is trig- gered high. it remains high until cleared. writing a 0 to this register bit will cause it to clear. 0: no sys_init interrupt has occurred since it was last cleared. 1: a sys_init interrupt has occurr ed since it was last cleared. 6 lol_b_stky pllb loss of lock status sticky bit. the lol_b_stky bit is triggered when the lol_b bit (register 0, bit 6) is triggered high. it remains high until cl eared. writing a 0 to this register bit will cause it to clear. 0: no pll b interrupt has occurred since it was last cleared. 1: a pll b interrupt has occurred since it was last cleared. 5 lol_a_stky plla loss of lock status sticky bit. the lol_a_stky bit is triggered when the lol_a bit (register 0, bit 5) is triggered high. it remains high until cl eared. writing a 0 to this register bit will cause it to clear. 0: no plla interrupt has occurred since it was last cleared. 1: a plla interrupt has occurred since it was last cleared. 4los_stky clkin loss of signal sticky bit (si5351c only). the los_stky bit is triggered when the los bit (register 0, bit 4) is triggered high. it remains high until cleared. writing a 0 to this register bit will cause it to clear. 0: no los interrupt has occurred since it was last cleared. 1: a los interrupt has occurred since it was last cleared. 3:0 reserved leave as default. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 27 reset value = 0000 0000 register 2. interrupt status mask bit d7 d6 d5 d4 d3d2d1d0 name sys_init_mask lol_b_mask lol_a_mask los_mask type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 sys_init_mask system initialization status mask. use this mask bit to prevent the intr pin (si5351c only) from going low when sys_init is asserted. 0: do not mask t he sys_init interrupt. 1: mask the sys_in it interrupt. 6 lol_b_mask pllb loss of lock status mask. use this mask bit to prevent the intr pin (si5351c only) from going low when lol_b is asserted. 0: do not mask the lol_b interrupt. 1: mask the lol_b interrupt. 5 lol_a_mask pll a loss of lock status mask. use this mask bit to prevent the intr pin (si5351c only) from going low when lol_a is asserted. 0: do not mask the lol_a interrupt. 1: mask the lol_a interrupt. 4 los_mask clkin loss of signal mask (si5351c only). use this mask bit to prevent the intr pin (si5351c only) from going low when los is asserted. 0: do not mask the los interrupt. 1: mask the los interrupt. 3:0 reserved leave as default. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 28 preliminary rev. 0.95 reset value = 0000 0000 reset value = 0000 0000 register 3. output enable control bitd7d6d5d4d3d2d1d0 name clk7_oeb clk6_oeb clk5_oeb clk4_oeb clk3_oeb clk2_oeb clk1_oeb clk0_oeb type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7:0 clkx_oeb output disable for clkx. where x = 0, 1, 2, 3, 4, 5, 6, 7 0: enable clkx output. 1: disable clkx output. register 9. oeb pin enable control bitd7d6d5d4d3d2d1d0 name oeb_clk7 oeb_clk6 oeb_clk5 oeb_clk4 oeb_clk3 oeb_clk2 oeb_clk1 oeb_clk0 type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7:0 oeb_clkx oeb pin enable control of clkx. where x = 0, 1, 2, 3, 4, 5, 6, 7 0: oeb pin controls enable/di sable state of clkx output. 1: oeb pin does not control enabl e/disable state of clkx output. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 29 reset value = 0000 0000 register 15. pll input source bitd7d6d5d4d3d2d1d0 name pllb_src plla_src type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7:4 reserved leave as default. 3 pllb_src input source select for pllb. 0: select the xtal input as the refe rence clock for pllb (SI5351A/c only). 1: select the clkin input as the reference clock for pllb (si5351c only). 2 plla_src input source select for plla. 0: select the xtal input as the reference clock for plla. 1: select the clkin input as the reference clock for plla (si5351c only). 1:0 reserved leave as default. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 30 preliminary rev. 0.95 reset value = 0000 0000 register 16. clk0 control bitd7d6d5d4d3d2d1d0 name clk0_pdn ms0_int ms0_src clk0_inv clk0_src[1:0] clk0_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk0_pdn clock 0 power down. this bit allows powering down the clk0 outp ut driver to conserve power when the out- put is unused. 0: clk0 is powered up. 1: clk0 is powered down. 6ms0_int multisynth 0 integer mode. this bit can be used to force ms0 into integer mode to improve jitter performance. note that the fractional mode is necessary when a delay offset is specified for clk0. 0: ms0 operates in fractional division mode. 1: ms0 operates in integer mode. 5ms0_src multisynth source select for clk0. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk0_inv output clock 0 invert. 0: output clock 0 is not inverted. 1: output clock 0 is inverted. 3:2 clk0_src[1:0] output clock 0 input source. these bits determine the input source for clk0. 00: select the xtal as the clock source fo r clk0. this option by -passes both synthesis stages (pll/vcxo & multisynth ) and connects clk0 direct ly to the oscillator which generates an output frequency determined by the xtal frequency. 01: select clkin as the clock source for clk0. this by-passes both synthesis stages (pll/vcxo & multisynth) and connects clk0 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk0. select this op tion when using the si5351 to generate free-running or synchronous clocks. 1:0 clk0_idrv[1:0] clk0 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 31 reset value = 0000 0000 register 17. clk1 control bitd7d6d5d4d3d2d1d0 name clk1_pdn ms1_int ms1_src clk1_inv clk1_src[1:0] clk1_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk1_pdn clock 1 power down. this bit allows powering down the clk1 output driver to conserve power when the out- put is unused. 0: clk1 is powered up. 1: clk1 is powered down. 6ms1_int multisynth 1 integer mode. this bit can be used to force ms1 into integer mode to improve jitter performance. note that the fractional mode is necessary wh en a delay offset is specified for clk1. 0: ms1 operates in fractional division mode. 1: ms1 operates in integer mode. 5 ms1_src multisynth source select for clk1. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk1_inv output clock 1 invert. 0: output clock 1 is not inverted. 1: output clock 1 is inverted. 3:2 clk1_src[1:0] output clock 1 input source. these bits determine the input source for clk1. 00: select the xtal as the clock source fo r clk1. this option by-passes both synthesis stages (pll/vcxo & multisynth ) and connects clk1 direct ly to the oscillator which generates an output frequency det ermined by the xtal frequency. 01: select clkin as the clock source for cl k1. this by-passes bo th synthesis stages (pll/vcxo & multisynth) and connects clk1 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk1. select this option when using the si5351 to generate free-running or synchronous clocks. 1:0 clk1_idrv[1:0] clk1 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 32 preliminary rev. 0.95 reset value = 0000 0000 register 18. clk2 control bitd7d6d5d4d3d2d1d0 name clk2_pdn ms2_int ms2_src clk2_inv clk2_src[1:0] clk2_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk2_pdn clock 2 power down. this bit allows powering down the clk2 output driver to conserve power when the out- put is unused. 0: clk2 is powered up. 1: clk2 is powered down. 6ms2_int multisynth 2 integer mode. this bit can be used to force ms2 into integer mode to improve jitter performance. note that the fractional mode is necessary when a delay offset is specified for clk2. 0: ms2 operates in fractional division mode. 1: ms2 operates in integer mode. 5ms2_src multisynth source select for clk2. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk2_inv output clock 2 invert. 0: output clock 2 is not inverted. 1: output clock 2 is inverted. 3:2 clk2_src[1:0] output clock 2 input source. these bits determine the input source for clk2. 00: select the xtal as the clock source for clk2. this option by-passes both synthesis stages (pll/vcxo & multisynth ) and connects clk2 directly to the oscillator which gen- erates an output frequency determined by the xtal frequency. 01: select clkin as the clo ck source for clk2. this by-passes both synthesis stages (pll/vcxo & multisynth) and connects clk2 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk2 . select this option when using the si5351 to generate free-running or synchronous clocks. 1:0 clk2_idrv[1:0] clk2 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 33 reset value = 0000 0000 register 19. clk3 control bitd7d6d5d4d3d2d1d0 name clk3_pdn ms3_int ms3_src clk3_inv clk3_src[1:0] clk3_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7clk3_pdn clock 3 power down. this bit allows powering down the clk3 output driver to conserve power when the out- put is unused. 0: clk3 is powered up. 1: clk3 is powered down. 6 ms3_int multisynth 3 integer mode. this bit can be used to fo rce ms3 into integer mode to improve jitter performance. note that the fractional mode is necessary when a delay offset is specified for clk3. 0: ms3 operates in fractional division mode. 1: ms3 operates in integer mode. 5ms3_src multisynth source select for clk3. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4clk3_inv output clock 3 invert. 0: output clock 3 is not inverted. 1: output clock 3 is inverted. 3:2 clk3_src[1:0] output clock 3 input source. these bits determine the input source for clk3. 1:0 clk3_idrv[1:0] clk3 output rise an d fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 34 preliminary rev. 0.95 reset value = 0000 0000 register 20. clk4 control bitd7d6d5d4d3d2d1d0 name clk4_pdn ms4_int ms4_src clk4_inv clk4_src[1:0] clk4_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk4_pdn clock 4 power down. this bit allows powering down the clk4 output driver to conserve power when the out- put is unused. 0: clk4 is powered up. 1: clk4 is powered down. 6ms4_int multisynth 4 integer mode. this bit can be used to force ms4 into integer mode to improve jitter performance. note that the fractional mode is necessary when a delay offset is specified for clk4. 0: ms4 operates in fractional division mode. 1: ms4 operates in integer mode. 5ms4_src multisynth source select for clk4. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk4_inv output clock 4 invert. 0: output clock 4 is not inverted. 1: output clock 4 is inverted. 3:2 clk4_src[1:0] output clock 4 input source. these bits determine the input source for clk4. 00: select the xtal as the clock source for clk4. this option by-passes both synthe- sis stages (pll/vcxo & multisynth) and c onnects clk4 directly to the oscillator which generates an output frequency determined by the xtal frequency. 01: select clkin as the clock source for clk4. this by-passes both synthesis stages (pll/vcxo & multisynth) and connects clk4 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk4. select this op tion when using the si5351 to generate free-running or synchronous clocks. 1:0 clk4_idrv[1:0] clk4 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 35 reset value = 0000 0000 register 21. clk5 control bitd7d6d5d4d3d2d1d0 name clk5_pdn ms5_int ms5_src clk5_inv clk5_src[1:0] clk5_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk5_pdn clock 5 power down. this bit allows powering down the clk5 output driver to conserve power when the out- put is unused. 0: clk4 is powered up. 1: clk4 is powered down. 6ms5_int multisynth 5 integer mode. this bit can be used to force ms5 into integer mode to improve jitter performance. note that the fractional mode is necessary when a delay offset is specified for clk4. 0: ms5 operates in fractional division mode. 1: ms5 operates in integer mode. 5ms5_src multisynth source select for clk5. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk5_inv output clock 5 invert. 0: output clock 5 is not inverted. 1: output clock 5 is inverted. 3:2 clk5_src[1:0] output clock 5 input source. these bits determine the input source for clk5. 00: select the xtal as the clock source for clk5. this option by-passes both synthe- sis stages (pll/vcxo & multisynth) and c onnects clk5 directly to the oscillator which generates an output frequency determined by the xtal frequency. 01: select clkin as the clock source for clk5. this by-passes both synthesis stages (pll/vcxo & multisynth) and connects clk5 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk5. select this op tion when using the si5351 to generate free-running or synchronous clocks. 1:0 clk5_idrv[1:0] clk5 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 36 preliminary rev. 0.95 reset value = 0000 0000 register 22. clk6 control bitd7d6d5d4d3d2d1d0 name clk6_pdn fba_int ms6_src clk6_inv clk6_src[1:0] clk6_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk6_pdn clock 7 power down. this bit allows powering down the clk6 output driver to conserve power when the out- put is unused. 0: clk6 is powered up. 1: clk6 is powered down. 6 fba_int fba multisynth integer mode. set this bit according to clockbuilder desktop generated register map file. 5ms6_src multisynth source select for clk6. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk6_inv output clock 6 invert. 0: output clock 6 is not inverted. 1: output clock 6 is inverted. 3:2 clk6_src[1:0] output clock 0 input source. these bits determine the input source for clk6. 00: select the xtal as the clock source for clk6. this option by-passes both synthe- sis stages (pll/vcxo & multisynth) and c onnects clk6 directly to the oscillator which generates an output frequency determined by the xtal frequency. 01: select clkin as the clock source for clk6. this by-passes both synthesis stages (pll/vcxo & multisynth) and connects clk6 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk6. select this op tion when using the si5351 to generate free-running or synchronous clocks. 1:0 clk6_idrv[1:0] clk6 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 37 reset value = 0000 0000 register 23. clk7 control bitd7d6d5d4d3d2d1d0 name clk7_pdn fbb_int ms7_src clk7_inv clk7_src[1:0] clk7_idrv[1:0] type r/w r/w r/w r/w r/w r/w bit name function 7 clk7_pdn clock 7 power down. this bit allows powering down the clk7 output driver to conserve power when the out- put is unused. 0: clk7 is powered up. 1: clk7 is powered down. 6 fbb_int fbb multisynth integer mode. set this bit according to clockbuilder desktop generated register map file. 5ms7_src multisynth source select for clk7. 0: select plla as the source for multisynth0. 1: select pllb (SI5351A/c only) or vcxo (si5351b only) multisynth0. 4 clk7_inv output clock 7 invert. 0: output clock 7 is not inverted. 1: output clock 7 is inverted. 3:2 clk7_src[1:0] output clock 0 input source. these bits determine the input source for clk7. 00: select the xtal as the clock source for clk7. this option by-passes both synthe- sis stages (pll/vcxo & multisynth) and c onnects clk7 directly to the oscillator which generates an output frequency determined by the xtal frequency. 01: select clkin as the clock source for clk7. this by-passes both synthesis stages (pll/vcxo & multisynth) and connects clk7 directly to the clkin input. this essen- tially creates a buffered output of the clkin input. 10: reserved. do not select this option. 11: select multisynth 0 as the source for clk7. select this op tion when using the si5351 to generate free-running or synchronous clocks. 1:0 clk7_idrv[1:0] clk7 output rise and fall time / drive strength control. 00: 2 ma 01: 4 ma 10: 6 ma 11: 8 ma free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 38 preliminary rev. 0.95 reset value = 0000 0000 reset value = 0000 0000 register 24. clk3?0 disable state bitd7d6d5d4d3d2d1d0 name clk3_dis_state clk2_dis_state clk1_dis_state clk0_dis_state type r/w r/w r/w r/w bit name function 7:0 clkx_dis_state clock x disable state. where x = 0, 1, 2, 3. these 2 bits determi ne the state of the clkx output when dis- abled. individual output clocks can be disabled using register output enable con- trol located at address 3. outputs are also disabled using the oeb pin. 00: clkx is set to a low state when disabled. 01: clkx is set to a high state when disabled. 10: clkx is set to a high impedance state when disabled. 11: clkx is never disabled. register 25. clk7?4 disable state bitd7d6d5d4d3d2d1d0 name clk7_dis_state clk6_dis_state clk5_dis_state clk4_dis_state type r/w r/w r/w r/w bit name function 7:0 clkx_dis_state clock x disable state. where x = 4, 5, 6, 7. these 2 bits determi ne the state of the clkx output when dis- abled. individual output clocks can be disabled using register output enable con- trol located at address 3. outputs are also disabled using the oeb pin. 00: clkx is set to a low state when disabled. 01: clkx is set to a high state when disabled. 10: clkx is set to a high impedance state when disabled. 11: clkx is never disabled. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 39 reset value = xxxx xxxx reset value = xxxx xxxx register 42. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p3[15:8] type r/w bit name function 7:0 ms0_p3[15:8] multisynth0 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth0 divider. register 43. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p3[7:0] type r/w bit name function 7:0 ms0_p3[7:0] multisynth0 parameter 3. this 20-bit number is an encoded repres entation of the denominator for the frac- tional part of the multisynth0 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 40 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx register 44. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name r0_div[2:0] ms0_p1[17:16] type r/w r/w r/w r/w r/w bit name function 7 unused 6:4 r0_div[2:0] r0 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3:2 reserved 1:0 ms0_p1[17:16] multisynth0 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth0 divider. register 45. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p1[15:8] type r/w bit name function 7:0 ms0_p1[15:8] multisynth0 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth1 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 41 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 46. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p1[7:0] type r/w bit name function 7:0 ms0_p1[7:0] multisynth0 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth1 divider. register 47. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p3[19:16] ms0_p2[19:16] type r/w r/w bit name function 7:4 ms0_p3[19:16] multisynth0 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth0 divider 3:0 ms0_p2[19:16] multisynth0 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth1 divider. register 48. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p2[15:8] type r/w bit name function 7:0 ms0_p2[15:8] multisynth0 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth1 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 42 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 49. multisynth0 parameters bitd7d6d5d4d3d2d1d0 name ms0_p2[7:0] type r/w bit name function 7:0 ms0_p2[7:0] multisynth0 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth1 divider. register 50. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p3[15:8] type r/w bit name function 7:0 ms1_p3[15:8] multisynth1 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth1 divider. register 51. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p3[7:0] type r/w bit name function 7:0 ms1_p3[7:0] multisynth1 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth1 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 43 reset value = xxxx xxxx reset value = xxxx xxxx register 52. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name r1_div[2:0] ms1_p1[17:16] type r/w r/w r/w r/w r/w bit name function 7 unused 6:4 r1_div[2:0] r1 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3:2 reserved 1:0 ms1_p1[17:16] multisynth1 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth1 divider. register 53. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p1[15:8] type r/w bit name function 7:0 ms1_p1[15:8] multisynth1 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth1 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 44 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 54. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p1[7:0] type r/w bit name function 7:0 ms1_p1[7:0] multisynth1 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth1 divider. register 55. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p3[19:16] ms1_p2[19:16] type r/w r/w bit name function 7:4 ms1_p3[19:16] multisynth1 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth1 divider 3:0 ms1_p2[19:16] multisynth1 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth1 divider. register 56. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p2[15:8] type r/w bit name function 7:0 ms1_p2[15:8] multisynth1 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth1 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 45 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 57. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p2[7:0] type r/w bit name function 7:0 ms1_p2[7:0] multisynth1 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth1 divider. register 58. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p3[15:8] type r/w bit name function 7:0 ms1_p3[15:8] multisynth1 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth1 divider. register 59. multisynth1 parameters bitd7d6d5d4d3d2d1d0 name ms1_p3[7:0] type r/w bit name function 7:0 ms1_p3[7:0] multisynth1 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth1 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 46 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx register 60. multisynth2 parameters bitd7d6d5d4d3d2d1d0 name r2_div[2:0] ms2_p1[17:16] type r/w r/w r/w r/w r/w bit name function 7 unused 6:4 r2_div[2:0] r2 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3:2 reserved 1:0 ms2_p1[17:16] multisynth2 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth2 divider. register 61. multisynth2 parameters bitd7d6d5d4d3d2d1d0 name ms2_p1[15:8] type r/w bit name function 7:0 ms2_p1[15:8] multisynth2 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth2 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 47 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 62. multisynth2 parameters bitd7d6d5d4d3d2d1d0 name ms2_p1[7:0] type r/w bit name function 7:0 ms2_p1[7:0] multisynth2 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth2 divider. register 63. multisynth2 parameters bitd7d6d5d4d3d2d1d0 name ms2_p3[19:16] ms2_p2[19:16] type r/w r/w bit name function 7:4 ms2_p3[19:16] multisynth2 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth2 divider 3:0 ms2_p2[19:16] multisynth2 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth2 divider. register 64. multisynth2 parameters bitd7d6d5d4d3d2d1d0 name ms2_p2[15:8] type r/w bit name function 7:0 ms2_p2[15:8] multisynth2 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth2 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 48 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 65. multisynth2 parameters bitd7d6d5d4d3d2d1d0 name ms2_p2[7:0] type r/w bit name function 7:0 ms2_p2[7:0] multisynth2 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth2 divider. register 66. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p3[15:8] type r/w bit name function 7:0 ms3_p3[15:8] multisynth3 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth3 divider. register 67. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p3[7:0] type r/w bit name function 7:0 ms3_p3[7:0] multisynth3 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth3 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 49 reset value = xxxx xxxx reset value = xxxx xxxx register 68. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name r3_div[2:0] ms3_p1[17:16] type r/w r/w r/w r/w r/w bit name function 7 unused 6:4 r3_div[2:0] r3 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3:2 reserved 1:0 ms3_p1[17:16] multisynth3 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth3 divider. register 69. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p1[15:8] type r/w bit name function 7:0 ms3_p1[15:8] multisynth3 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth3 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 50 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 70. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p1[7:0] type r/w bit name function 7:0 ms3_p1[7:0] multisynth3 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth3 divider. register 71. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p3[19:16] ms3_p2[19:16] type r/w r/w bit name function 7:4 ms3_p3[19:16] multisynth3 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth3 divider 3:0 ms3_p2[19:16] multisynth3 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth3 divider. register 72. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p2[15:8] type r/w bit name function 7:0 ms3_p2[15:8] multisynth3 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth3 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 51 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 73. multisynth3 parameters bitd7d6d5d4d3d2d1d0 name ms3_p2[7:0] type r/w bit name function 7:0 ms3_p2[7:0] multisynth3 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth3 divider. register 74. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p3[15:8] type r/w bit name function 7:0 ms4_p3[15:8] multisynth4 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth4 divider. register 75. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p3[7:0] type r/w bit name function 7:0 ms4_p3[7:0] multisynth4 parameter 3. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth4 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 52 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx register 76. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name r4_div[2:0] ms4_p1[17:16] type r/w r/w r/w r/w r/w bit name function 7 unused 6:4 r4_div[2:0] r4 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3:2 reserved 1:0 ms4_p1[17:16] multisynth4 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth4 divider. register 77. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p1[15:8] type r/w bit name function 7:0 ms4_p1[15:8] multisynth4 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth4 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 53 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 78. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p1[7:0] type r/w bit name function 7:0 ms4_p1[7:0] multisynth4 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth4 divider. register 79. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p3[19:16] ms4_p2[19:16] type r/w r/w bit name function 7:4 ms4_p3[19:16] multisynth4 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth4 divider 3:0 ms4_p2[19:16] multisynth4 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth4 divider. register 80. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p2[15:8] type r/w bit name function 7:0 ms4_p2[15:8] multisynth4 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth4 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 54 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 81. multisynth4 parameters bitd7d6d5d4d3d2d1d0 name ms4_p2[7:0] type r/w bit name function 7:0 ms4_p2[7:0] multisynth4 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth4 divider. register 82. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p3[15:8] type r/w bit name function 7:0 ms5_p3[15:8] multisynth5 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth5 divider. register 83. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p3[7:0] type r/w bit name function 7:0 ms5_p3[7:0] multisynth5 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth5 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 55 reset value = xxxx xxxx reset value = xxxx xxxx register 84. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name r5_div[2:0] ms5_p1[17:16] type r/w r/w r/w r/w r/w bit name function 7 unused 6:4 r5_div[2:0] r5 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3:2 reserved 1:0 ms5_p1[17:16] multisynth5 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth5 divider. register 85. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p1[15:8] type r/w bit name function 7:0 ms5_p1[15:8] multisynth5 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth5 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 56 preliminary rev. 0.95 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 86. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p1[7:0] type r/w bit name function 7:0 ms5_p1[7:0] multisynth5 parameter 1. this 18-bit number is an encoded representation of the integer part of the multisynth5 divider. register 87. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p3[19:16] ms5_p2[19:16] type r/w r/w bit name function 7:4 ms5_p3[19:16] multisynth5 parameter 3. this 20-bit number is an encoded representation of the denominator for the frac- tional part of the multisynth5 divider 3:0 ms5_p2[19:16] multisynth5 parameter 2. this 20-bit number is an encoded representation of the numerator for the fractional part of the multisynth5 divider. register 88. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p2[15:8] type r/w bit name function 7:0 ms5_p2[15:8] multisynth5 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth5 divider. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 57 reset value = xxxx xxxx reset value = xxxx xxxx reset value = xxxx xxxx register 89. multisynth5 parameters bitd7d6d5d4d3d2d1d0 name ms5_p2[7:0] type r/w bit name function 7:0 ms5_p2[7:0] multisynth5 parameter 2. this 20-bit number is an encoded represen tation of the numerator for the fractional part of the multisynth5 divider. register 90. multisynth6 parameters bitd7d6d5d4d3d2d1d0 name ms6_p1[7:0] type r/w bit name function 7:0 ms6_p1[7:0] multisynth6 parameter 1. this 8-bit number is the multisynth6 divide ratio. multisynth6 divide ratio can only be even integers greater than or equal to 6. all other divide values are invalid. register 91. multisynth7 parameters bitd7d6d5d4d3d2d1d0 name ms7_p1[7:0] type r/w bit name function 7:0 ms7_p1[7:0] multisynth7 parameter 1. this 8-bit number is the multisynth6 divide ratio. multisynth6 divide ratio can only be even integers greater than or equal to 6. all other divide values are invalid. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 58 preliminary rev. 0.95 reset value = xxxx xxxx register 92. clock 6 and 7 output divider bitd7d6d5d4d3d2d1d0 name r7_div[2:0] r6_div[2:0] type r/w r/w r/w r/w bit name function 7 reserved leave as default. 6:4 r7_div[2:0] r7 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 3 reserved leave as default. 1:0 r6_div[2:0] r6 output divider. 000b: divide by 1 001b: divide by 2 010b: divide by 4 011b: divide by 8 100b: divide by 16 101b: divide by 32 110b: divide by 64 111b: divide by 128 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 59 reset value = 0000 0000 reset value = 0000 0000 reset value = 0000 0000 register 165. clk0 initial phase offset bitd7d6d5d4d3d2d1d0 name clk0_phoff[6:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 reserved only write 0 to this bit. 6:0 clk0_phoff[6:0] clock 0 initial phase offset. clk0_phoff[6:0] is an unsigned integer with one lsb equivalent to a time delay of tvco/4, where tvco is the period of t he vco/pll associated with this output. register 166. clk1 initial phase offset bitd7d6d5d4d3d2d1d0 name clk1_phoff[6:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 reserved only write 0 to this bit. 6:0 clk1_phoff[6:0] clock 1 initial phase offset. clk1_phoff[6:0] is an unsigned integer with one lsb equivalent to a time delay of tvco/4, where tvco is the period of t he vco/pll associated with this output. register 167. clk2 initial phase offset bitd7d6d5d4d3d2d1d0 name clk2_phoff[6:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 reserved only write 0 to this bit. 6:0 clk2_phoff[6:0] clock 2 initial phase offset. clk2_phoff[6:0] is an unsigned integer with one lsb equivalent to a time delay of tvco/4, where tvco is the period of t he vco/pll associated with this output. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 60 preliminary rev. 0.95 reset value = 0000 0000 reset value = 0000 0000 reset value = 0000 0000 register 168. clk3 initial phase offset bitd7d6d5d4d3d2d1d0 name clk3_phoff[6:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 reserved only write 0 to this bit. 6:0 clk3_phoff[6:0] clock 3 initial phase offset. clk3_phoff[6:0] is an unsigned integer with one lsb equivalent to a time delay of tvco/4, where tvco is the period of th e vco/pll associated with this output. register 169. clk4 initial phase offset bitd7d6d5d4d3d2d1d0 name clk4_phoff[6:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 reserved only write 0 to this bit. 6:0 clk4_phoff[6:0] clock 4 initial phase offset. clk4_phoff[6:0] is an unsigned integer with one lsb equivalent to a time delay of tvco/4, where tvco is the period of th e vco/pll associated with this output. register 170. clk5 initial phase offset bitd7d6d5d4d3d2d1d0 name clk5_phoff[6:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7 reserved only write 0 to this bit. 6:0 clk5_phoff[6:0] clock 5 initial phase offset. clk5_phoff[6:0] is an unsigned integer with one lsb equivalent to a time delay of tvco/4, where tvco is the period of th e vco/pll associated with this output. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 61 reset value = 0000 0000 reset value = 11xx xxxx register 177. pll reset bitd7d6d5d4d3d2d1d0 name pllb_rst plla_rst type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7pllb_rst pllb_reset. writing a 1 to this bit will reset pllb. this is a self clearing bit (SI5351A/c only). 6 reserved leave as default. 5plla_rst plla_reset. writing a 1 to this bit will reset pl la. this is a self clearing bit. 4:0 reserved leave as default. register 183. crystal internal load capacitance bitd7d6d5d4d3d2d1d0 name xtal_cl[1:0] type r/w r/w r/w r/w r/w r/w r/w r/w bit name function 7:6 xtal_cl[1:0] crystal load capacitance selection. these 2 bits determine the internal load capacitance value for the crystal. see "3.1.1. crystal inputs (xa, xb)" on page 11. 00: reserved. do not select this option. 01: internal cl = 6 pf. 10: internal cl = 8 pf. 11: internal cl = 10 pf (default). 5:0 reserved leave as default. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 62 preliminary rev. 0.95 9. SI5351A pin descriptions (20-pin qfn, 24-pin qsop) table 10. SI5351A pin descriptions pin name pin number pin type* function 20-qfn 24-qsop xa 1 6 i input pin for external crystal. xb 2 7 i input pin for external crystal. clk0 13 21 o output clock 0. clk1 12 20 o output clock 1. clk2 9 15 o output clock 2. clk3 8 14 o output clock 3. clk4 19 3 o output clock 4. clk5 17 1 o output clock 5. clk6 16 24 o output clock 6. clk7 15 23 o output clock 7. a0 3 9 i i 2 c address bit. scl 4 10 i i 2 c bus serial clock input. pull-up to vdd core with 1 k ?? sda 5 11 i/o i 2 c bus serial data input. pu ll-up to vdd core with 1 k ?? ssen 6 12 i spread spectrum enable. hi gh = enabled, low = disabled. oeb 7 13 i output driver enable. low = enabled, high = disabled. vdd 20 4 p core voltage supply pin. see 6.2. vddoa 11 18 p output voltage supply pin for clk0 and clk1. see 6.2. vddob 10 16 p output voltage supply pin for clk2 and clk3. see 6.2. vddoc 18 2 p output voltage supply pin for clk4 and clk5. see 6.2. vddod 14 22 p output voltage supply pin for clk6 and clk7. see 6.2. gnd center pad 5, 8, 17, 19 p ground. use multip le vias to ensure a solid path to gnd. 1. i = input, o = output, p = power. 2. input pins are not internally pulled up. 1 2 3 4 5 6 7 8 9 10 15 14 13 12 11 20 19 18 17 16 xa xb a0 scl sda oeb clk3 clk2 vddob ssen SI5351A 20-qfn top view gnd pad clk6 clk5 vddoc clk4 vdd vddoa clk1 clk0 vddod clk7 2 1 4 3 6 5 8 7 10 9 12 11 23 24 21 22 19 20 17 18 15 16 13 14 SI5351A 24-qsop top view clk7 clk6 clk0 vdd0d gnd clk1 gnd vddoa clk2 vdd0b oeb clk3 vddoc clk5 vdd clk4 xa gnd gnd xb scl a0 ssen sda free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 63 10. si5351b pin descriptions (20-pin qfn, 24-pin qsop) table 11. si5351b pin descriptions pin name pin number pin type* function 20-qfn 24-qsop xa 1 6 i input pin for external crystal xb 2 7 i input pin for external crystal clk0 13 21 o output clock 0 clk1 12 20 o output clock 1 clk2 9 15 o output clock 2 clk3 8 14 o output clock 3 clk4 19 3 o output clock 4 clk5 17 1 o output clock 5 clk6 16 24 o output clock 6 clk7 15 23 o output clock 7 vc 3 9 i vcxo control voltage input scl 4 10 i i 2 c bus serial clock input. pull-up to vdd core with 1 k ?? sda 5 11 i/o i 2 c bus serial data input. pu ll-up to vdd core with 1 k ?? ssen 6 12 i spread spectrum enable. hi gh = enabled, low = disabled. oeb 7 13 i output driver enable. low = enabled, high = disabled. vdd 20 4 p core voltage supply pin vddoa 11 18 p output voltage supply pin for clk0 and clk1. see 6.2 vddob 10 16 p output voltage supply pin for clk2 and clk3. see 6.2 vddoc 18 2 p output voltage supply pin for clk4 and clk5. see 6.2 vddod 14 22 p output voltage supply pin for clk6 and clk7. see 6.2 gnd center pad 5, 8, 17, 19 p ground *note: i = input, o = output, p = power *note: input pins are not internally pulled up. 1 2 3 4 5 6 7 8 9 10 15 14 13 12 11 20 19 18 17 16 xa xb vc scl sda oeb clk3 clk2 vddob ssen si5351b 20-qfn top view gnd pad clk6 clk5 vddoc clk4 vdd vddoa clk1 clk0 vddod clk7 2 1 4 3 6 5 8 7 10 9 12 11 23 24 21 22 19 20 17 18 15 16 13 14 si5351b 24-qsop top view vddoc clk5 vdd clk4 xa gnd gnd xb scl vc ssen sda clk7 clk6 clk0 vdd0d gnd clk1 gnd vddoa clk2 vdd0b oeb clk3 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 64 preliminary rev. 0.95 11. si5351c pin descriptions (20-pin qfn, 24-pin qsop) table 12. si5351c pin descriptions pin name pin number pin type* function 20-qfn 24-qsop xa 1 6 i input pin for external crystal. xb 2 7 i input pin for external crystal. clk0 13 21 o output clock 0. clk1 12 20 o output clock 1. clk2 9 15 o output clock 2. clk3 8 14 o output clock 3. clk4 19 3 o output clock 4. clk5 17 1 o output clock 5. clk6 16 24 o output clock 6. clk7 15 23 o output clock 7. intr 3 9 o interrupt pin. open drain active low output, requires a pull-up resistor greater than 1 k ?? scl 4 10 i i 2 c bus serial clock input. pull-up to vdd core with 1 k ?? sda 5 11 i/o i 2 c bus serial data input. pull-up to vdd core with 1 k ?? clkin 6 12 i pll clock input. oeb 7 13 i output driver enable. low = enabled, high = disabled. vdd 20 4 p core voltage supply pin vddoa 11 18 p output voltage supply pin for clk0 and clk1. see 6.2 vddob 10 16 p output voltage supply pin for clk2 and clk3. see 6.2 vddoc 18 2 p output voltage supply pin for clk4 and clk5. see 6.2 vddod 14 22 p output voltage supply pin for clk6 and clk7. see 6.2 gnd center pad 5, 8, 17, 19 p ground. notes: 1. i = input, o = output, p = power. 2. input pins are not internally pulled up. 1 2 3 4 5 6 7 8 9 10 15 14 13 12 11 20 19 18 17 16 xa xb intr scl sda oeb clk3 clk2 vddob clkin si5351c 20-qfn top view gnd pad clk6 clk5 vddoc clk4 vdd vddoa clk1 clk0 vddod clk7 2 1 4 3 6 5 8 7 10 9 12 11 23 24 21 22 19 20 17 18 15 16 13 14 si5351c 24-qsop top view vddoc clk5 vdd clk4 xa gnd gnd xb scl intr clkin sda clk7 clk6 clk0 vdd0d gnd clk1 gnd vddoa clk2 vdd0b oeb clk3 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 65 12. SI5351A pin descri ptions (10-pin msop) table 13. SI5351A 10-msop pin descriptions pin name pin number pin type* function 10-msop xa 2 i input pin for external crystal. xb 3 i input pin for external crystal. clk0 10 o output clock 0. clk1 9 o output clock 1. clk2 6 o output clock 2. scl 4 i serial clock input for the i 2 c bus. this pin must be pulled-up using a pull- up resistor of at least 1 k ? . sda 5 i/o serial data input for the i 2 c bus. this pin must be pulled-up using a pull-up resistor of at least 1 k ? . vdd 1 p core voltage supply pin. vddo 7 p output voltage supply pin for clk0, clk1, and clk2. see "6.2. power supply sequencing" on page 21. gnd 8 p ground. *note: i = input, o = output, p = power SI5351A 10-msop top view xa vdd scl xb 2 1 4 3 clk1 clk0 vddo gnd 9 10 7 8 sda 5 clk2 6 free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 66 preliminary rev. 0.95 13. ordering information figure 19. device part numbers an evaluation kit containing clockbuilder desktop softwa re and hardware enable easy evaluatin of the SI5351A/b/c. the orderable part numbers for the evaluation kits are provided in figure 20. figure 20. SI5351A/b/c evaluation kit si5351x xx a a = product revision a a = crystal in b = crystal in + vcxo c = crystal in + clkin gt = 10-msop* gm = 20-qfn gu = 24-qsop *note: the 10-msop is only available in the SI5351A variant. si535x evb xxxxx xxxxx = evb = evaluation kit 20-qfn 24-qsop free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 67 14. package out line (24-pin qsop) table 14. 24-qsop package dimensions dimension min nom max a??1.75 a1 0.10 ? 0.25 b 0.19 ? 0.30 c 0.15 ? 0.25 d 8.558.658.75 e 6.00 bsc e1 3.81 3.90 3.99 e 0.635 bsc l 0.40 ? 1.27 l2 0.25 bsc q0?8 aaa 0.10 bbb 0.17 ccc 0.10 notes: 1. all dimensions shown are in milli meters (mm) unless otherwise noted. 2. dimensioning and tolerancing per ansi y14.5m-1994. 3. this drawing conforms to the jedec so lid state outline mo-137, variation c 4. recommended card reflow profile is per the jede c/ipc j-std-020 specification for small body components. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 68 preliminary rev. 0.95 15. package out line (20-pin qfn) table 15. package dimensions dimension min nom max a 0.800.850.90 a1 0.00 0.02 0.05 b 0.180.250.30 d 4.00 bsc d2 2.65 2.70 2.75 e 0.50 bsc e 4.00 bsc e2 2.65 2.70 2.75 l 0.300.400.50 aaa 0.10 bbb 0.10 ccc 0.08 ddd 0.10 eee 0.10 notes: 1. all dimensions shown are in milli meters (mm) unless otherwise noted. 2. dimensioning and tolerancing per ansi y14.5m-1994. 3. this drawing conforms to the jede c outline mo-220, variation vggd-8. 4. recommended card reflow profile is per the jede c/ipc j-std-020 specification for small body components. ? free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 69 16. package out line (10-pin msop) table 16. 24-qsop package dimensions dimension min nom max a??1.10 a1 0.00 ? 0.15 a2 0.75 0.85 0.95 b 0.17 ? 0.33 c 0.08 ? 0.23 d 3.00 bsc e 4.90 bsc e1 3.00 bsc e 0.50 bsc l 0.400.600.80 l2 0.25 bsc q0?8 aaa ? ? 0.20 bbb ? ? 0.25 ccc ? ? 0.10 ddd ? ? 0.08 notes: 1. all dimensions shown are in milli meters (mm) unless otherwise noted. 2. dimensioning and tolerancing per ansi y14.5m-1994. 3. this drawing conforms to the jedec so lid state outline mo-137, variation c 4. recommended card reflow profile is per the jede c/ipc j-std-020 specification for small body components. ? free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 70 preliminary rev. 0.95 d ocument c hange l ist revision 0.1 to revision 0.9 ? updated max output frequency. ? updated kv values in table 3 on page 5. ? updated "3.4. spread spectrum" on page 13. ? added "5.1. writing a custom configuration to ram" on page 16. ? added "5.7. hcsl compatible outputs" on page 20. ? added "6.6. trace characteristics" on page 22. ? updated "8. register descriptions" on page 25. ?? added register descriptions. revision 0.9 to revision 0.95 ? added 1.8 v vddo support. ? updated table 2, ?dc characteristics,? on page 4. ? added soldering profile specs to table 9, ?absolute maximum ratings 1 ,? on page 8. free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c preliminary rev. 0.95 71 n otes : free datasheet http://www.datasheet-pdf.com/
SI5351A/b/c 72 preliminary rev. 0.95 c ontact i nformation silicon laboratories inc. 400 west cesar chavez austin, tx 78701 tel: 1+(512) 416-8500 fax: 1+(512) 416-9669 toll free: 1+(877) 444-3032 please visit the silicon labs technical support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. silicon laboratories and silicon labs are trademarks of silicon laboratories inc. other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. the information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. silicon laboratories assumes no responsibility for errors and omissions, and disclaims responsib ility for any consequences resu lting from the use of information included herein. a dditionally, silicon laboratorie s assumes no responsibility for the functioning of und escribed features or parameters. silicon laboratories reserves the right to make changes without further notice . silicon laboratories makes no wa rranty, rep- resentation or guarantee regarding the suitability of its products for any particular purpose, nor does silicon laboratories as sume any liability arising out of the application or use of any product or circuit, and s pecifically disclaims any an d all liability, including wi thout limitation conse- quential or incidental damages. silicon laborat ories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the silicon laboratories product could create a s ituation where per- sonal injury or death may occur. should buyer purchase or us e silicon laboratories products for any such unintended or unauthor ized ap- plication, buyer shall indemnify and hold silicon laboratories harmless against all claims and damages. free datasheet http://www.datasheet-pdf.com/


▲Up To Search▲   

 
Price & Availability of SI5351A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X